summaryrefslogtreecommitdiff
path: root/src/mainboard/google/brya/variants/brask/overridetree.cb
diff options
context:
space:
mode:
authorZhuohao Lee <zhuohao@chromium.org>2021-12-29 15:17:41 +0800
committerTim Wawrzynczak <twawrzynczak@chromium.org>2022-01-07 03:07:07 +0000
commite2192e6a82e37cb40216c98dfd0183dc146eac37 (patch)
tree98e678bba2655092bc53e7532880fdd37713f7ac /src/mainboard/google/brya/variants/brask/overridetree.cb
parentf58ce3bdaaf5a7fb0047433b2d7ce18690a65058 (diff)
mb/google/brya/var/brask: Change TPM I2C to I2C1
The latest schematics changes the TPM I2C from I2C3 to I2C1. This patch moves the TPM I2C setting from the board layer to the baseboard and fixes the TPM I2C bus assignment. BUG=b:211886429 TEST=build pass Change-Id: I70d5a8fde1866c5dd4587ab5af2d41724c60ee0c Signed-off-by: Zhuohao Lee <zhuohao@chromium.org> Reviewed-on: https://review.coreboot.org/c/coreboot/+/60439 Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/mainboard/google/brya/variants/brask/overridetree.cb')
-rw-r--r--src/mainboard/google/brya/variants/brask/overridetree.cb7
1 files changed, 0 insertions, 7 deletions
diff --git a/src/mainboard/google/brya/variants/brask/overridetree.cb b/src/mainboard/google/brya/variants/brask/overridetree.cb
index 9a0e073c98..b7e9fef7ae 100644
--- a/src/mainboard/google/brya/variants/brask/overridetree.cb
+++ b/src/mainboard/google/brya/variants/brask/overridetree.cb
@@ -153,13 +153,6 @@ chip soc/intel/alderlake
device i2c 1a on end
end
end
- device ref i2c3 on
- chip drivers/i2c/tpm
- register "hid" = ""GOOG0005""
- register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_A13_IRQ)"
- device i2c 50 on end
- end
- end
device ref pcie_rp8 on
chip soc/intel/common/block/pcie/rtd3
register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_H13)"