1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
|
/**
* @file
*
* Southbridge CIMx configuration structure define
*
*
*
* @xrefitem bom "File Content Label" "Release Content"
* @e project: CIMx-SB
* @e sub-project:
* @e \$Revision:$ @e \$Date:$
*
*/
/*
*****************************************************************************
*
* Copyright (c) 2011, Advanced Micro Devices, Inc.
* All rights reserved.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
* * Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
* * Redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution.
* * Neither the name of Advanced Micro Devices, Inc. nor the names of
* its contributors may be used to endorse or promote products derived
* from this software without specific prior written permission.
*
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
* WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
* DISCLAIMED. IN NO EVENT SHALL ADVANCED MICRO DEVICES, INC. BE LIABLE FOR ANY
* DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
* ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
* SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
*
* ***************************************************************************
*
*/
#ifndef _AMD_SBTYPE_H_
#define _AMD_SBTYPE_H_
#pragma pack (push, 1)
/**
* Entry point of Southbridge CIMx
*
*
* @param[in] Param1 Southbridge CIMx Function ID.
* @param[in] Param2 Southbridge Input Data.
* @param[in] pConfig Southbridge configuration structure pointer.
*
*/
typedef unsigned int (*SBCIM_HOOK_ENTRY) (unsigned int Param1, unsigned int Param2, void* pConfig);
/**
* SMM_SERVICE_ROUTINE - Southbridge SMI service routine
*
*/
typedef void (*SMM_SERVICE_ROUTINE) (void);
/**
* The STATIC platform information for CIMx Module.
*
*/
typedef struct _BUILDPARAM {
unsigned int BiosSize:3; /**< BiosSize
* @par
* BIOSSize [2.0] - BIOS Image Size
* @li <b>0</b> - 1M
* @li <b>1</b> - 2M
* @li <b>3</b> - 4M
* @li <b>7</b> - 8M
* In SB800, default ROM size is 1M Bytes, if your platform ROM bigger then 1M
* you have to set the ROM size outside CIMx module and before AGESA module get call
*
*/
unsigned int LegacyFree:1; /**< LegacyFree
* @par
* Config Southbridge CIMx module for Legacy Free Mode
*/
unsigned int SpiSpeed:2; /**< SpiSpeed
* @par
* SPI Speed [1.0] - the clock speed for non-fast read command
* @li <b>00</b> - 66Mhz
* @li <b>01</b> - 33Mhz
* @li <b>10</b> - 22Mhz
* @li <b>11</b> - 16.5Mhz
*
*/
unsigned int ImcEnableOverWrite:2; /**< ImcEnableOverWrite
* @par
* Imc Enable OverWrite
* @li <b>00</b> - by default strapping
* @li <b>01</b> - On
* @li <b>10</b> - Off
*
*/
unsigned int SpiFastReadEnable:1; /**< SpiFastReadEnable
* @par
* @li <b>00</b> - Disable SPI Fast Read Function
* @li <b>01</b> - Enable SPI Fast Read Function
*/
unsigned int SpiFastReadSpeed:2; /**< SpiFastReadSpeed
* @par
* @li <b>00</b> - 66Mhz
* @li <b>01</b> - 33Mhz
* @li <b>10</b> - 22Mhz
* @li <b>11</b> - 16.5Mhz
*/
unsigned int SpreadSpectrumType:1; /**< SpreadSpectrumType
* @par
* @li <b>0</b> - Spread Spectrum for normal platform
* @li <b>1</b> - Spread Spectrum for Ontario platform
*/
/** Dummy0 - Reserved */
unsigned int Dummy0:4;
unsigned int EcKbd:1; /**< EcKbd
* @par
* EcKbd [16] - Platform use EC (as SIO) or SIO chip for PS/2 Keyboard and Mouse
* @li <b>0</b> - Use SIO PS/2 function.
* @li <b>1</b> - Use EC PS/2 function instead of SIO PS/2 function. **
* @li <b>**</b> When set 1, EC function have to enable, otherwise, CIMx treat as legacy-free system.
*/
/** EcChannel0 - Reserved */
unsigned int EcChannel0:1;
/** UsbMsi - Reserved */
unsigned int UsbMsi:1;
/** HdAudioMsi - Reserved */
unsigned int HdAudioMsi:1;
/** LpcMsi - Reserved */
unsigned int LpcMsi:1;
/** PcibMsi - Reserved */
unsigned int PcibMsi:1;
/** AbMsi - Reserved */
unsigned int AbMsi:1;
/** Dummy1 - Reserved */
unsigned int Dummy1:9;
unsigned int Smbus0BaseAddress; /**< Smbus0BaseAddress
* @par
* Smbus BASE Address
*/
unsigned int Smbus1BaseAddress; /**< Smbus1BaseAddress
* @par
* Smbus1 (ASF) BASE Address
*/
unsigned int SioPmeBaseAddress; /**< SioPmeBaseAddress
* @par
* SIO PME BASE Address
*/
unsigned int SioHwmBaseAddress; /**< SioHwmBaseAddress
* @par
* SIO HWM BASE Address
*/
unsigned int WatchDogTimerBase; /**< WatchDogTimerBase
* @par
* Watch Dog Timer Address
*/
unsigned int GecShadowRomBase; /**< GecShadowRomBase
* @par
* GEC (NIC) SHADOWROM BASE Address
*/
unsigned int SpiRomBaseAddress; /**< SpiRomBaseAddress
* @par
* SPI ROM BASE Address
*/
unsigned short AcpiPm1EvtBlkAddr; /**< AcpiPm1EvtBlkAddr
* @par
* ACPI PM1 event block Address
*/
unsigned short AcpiPm1CntBlkAddr; /**< AcpiPm1CntBlkAddr
* @par
* ACPI PM1 Control block Address
*/
unsigned short AcpiPmTmrBlkAddr; /**< AcpiPmTmrBlkAddr
* @par
* ACPI PM timer block Address
*/
unsigned short CpuControlBlkAddr; /**< CpuControlBlkAddr
* @par
* ACPI CPU control block Address
*/
unsigned short AcpiGpe0BlkAddr; /**< AcpiGpe0BlkAddr
* @par
* ACPI GPE0 block Address
*/
unsigned short SmiCmdPortAddr; /**< SmiCmdPortAddr
* @par
* SMI command port Address
*/
unsigned short AcpiPmaCntBlkAddr; /**< AcpiPmaCntBlkAddr
* @par
* ACPI PMA Control block Address
*/
unsigned int HpetBase; /**< HpetBase
* @par
* HPET Base address
*/
unsigned int SataIDESsid; /**< SataIDESsid
* @par
* SATA IDE mode SSID
*/
unsigned int SataRAIDSsid; /**< SataRAIDSsid
* @par
* SATA RAID mode SSID
*/
unsigned int SataRAID5Ssid; /**< SataRAID5Ssid
* @par
* SATA RAID5 mode SSID
*/
unsigned int SataAHCISsid; /**< SataAHCISsid
* @par
* SATA AHCI mode SSID
*/
unsigned int OhciSsid; /**< OhciSsid
* @par
* OHCI Controller SSID
*/
unsigned int EhciSsid; /**< EhciSsid
* @par
* EHCI Controller SSID
*/
unsigned int Ohci4Ssid; /**< Ohci4Ssid
* @par
* OHCI4 Controller SSID (Force USB 1.1 mode)
*/
unsigned int SmbusSsid; /**< SmbusSsid
* @par
* SMBUS controller SSID
*/
unsigned int IdeSsid; /**< IdeSsid
* @par
* IDE (Sata) controller SSID
*/
unsigned int AzaliaSsid; /**< AzaliaSsid
* @par
* HD Audio controller SSID
*/
unsigned int LpcSsid; /**< LpcSsid
* @par
* LPC controller SSID
*/
unsigned int PCIBSsid; /**< PCIBSsid
* @par
* PCIB controller SSID
*/
} BUILDPARAM;
/**
* The EC fan MSGREG struct for CIMx Module. *
*/
typedef struct _EC_struct {
unsigned char MSGFun81zone0MSGREG0; ///<Thermal zone
unsigned char MSGFun81zone0MSGREG1; ///<Thermal zone
unsigned char MSGFun81zone0MSGREG2; ///<Thermal zone control byte 1
unsigned char MSGFun81zone0MSGREG3; ///<Thermal zone control byte 2
unsigned char MSGFun81zone0MSGREG4; ///<Bit[3:0] - Thermal diode offset adjustment in degrees Celsius.
unsigned char MSGFun81zone0MSGREG5; ///<Hysteresis inforamtion
unsigned char MSGFun81zone0MSGREG6; ///<SMBUS Address for SMBUS based temperature sensor such as SB-TSI and ADM1032
unsigned char MSGFun81zone0MSGREG7; ///<Bit[1:0]: 0 - 2, SMBUS bus number where the SMBUS based temperature sensor is located.
unsigned char MSGFun81zone0MSGREG8; ///< @todo Style_Analyzer: Add Doxygen comments to struct entry
unsigned char MSGFun81zone0MSGREG9; ///< @todo Style_Analyzer: Add Doxygen comments to struct entry
//EC LDN9 funtion 81 zone 1
unsigned char MSGFun81zone1MSGREG0; ///<Thermal zone
unsigned char MSGFun81zone1MSGREG1; ///<Thermal zone
unsigned char MSGFun81zone1MSGREG2; ///<Thermal zone control byte 1
unsigned char MSGFun81zone1MSGREG3; ///<Thermal zone control byte 2
unsigned char MSGFun81zone1MSGREG4; ///<Bit[3:0] - Thermal diode offset adjustment in degrees Celsius.
unsigned char MSGFun81zone1MSGREG5; ///<Hysteresis inforamtion
unsigned char MSGFun81zone1MSGREG6; ///<SMBUS Address for SMBUS based temperature sensor such as SB-TSI and ADM1032
unsigned char MSGFun81zone1MSGREG7; ///<Bit[1:0]: 0 - 2, SMBUS bus number where the SMBUS based temperature sensor is located.
unsigned char MSGFun81zone1MSGREG8; ///< @todo Style_Analyzer: Add Doxygen comments to struct entry
unsigned char MSGFun81zone1MSGREG9; ///< @todo Style_Analyzer: Add Doxygen comments to struct entry
//EC LDN9 funtion 81 zone 2
unsigned char MSGFun81zone2MSGREG0; ///<Thermal zone
unsigned char MSGFun81zone2MSGREG1; ///<Thermal zone
unsigned char MSGFun81zone2MSGREG2; ///<Thermal zone control byte 1
unsigned char MSGFun81zone2MSGREG3; ///<Thermal zone control byte 2
unsigned char MSGFun81zone2MSGREG4; ///<Bit[3:0] - Thermal diode offset adjustment in degrees Celsius.
unsigned char MSGFun81zone2MSGREG5; ///<Hysteresis inforamtion
unsigned char MSGFun81zone2MSGREG6; ///<SMBUS Address for SMBUS based temperature sensor such as SB-TSI and ADM1032
unsigned char MSGFun81zone2MSGREG7; ///<Bit[1:0]: 0 - 2, SMBUS bus number where the SMBUS based temperature sensor is located.
unsigned char MSGFun81zone2MSGREG8; ///< @todo Style_Analyzer: Add Doxygen comments to struct entry
unsigned char MSGFun81zone2MSGREG9; ///< @todo Style_Analyzer: Add Doxygen comments to struct entry
//EC LDN9 funtion 81 zone 3
unsigned char MSGFun81zone3MSGREG0; ///<Thermal zone
unsigned char MSGFun81zone3MSGREG1; ///<Thermal zone
unsigned char MSGFun81zone3MSGREG2; ///<Thermal zone control byte 1
unsigned char MSGFun81zone3MSGREG3; ///<Thermal zone control byte 2
unsigned char MSGFun81zone3MSGREG4; ///<Bit[3:0] - Thermal diode offset adjustment in degrees Celsius.
unsigned char MSGFun81zone3MSGREG5; ///<Hysteresis inforamtion
unsigned char MSGFun81zone3MSGREG6; ///<SMBUS Address for SMBUS based temperature sensor such as SB-TSI and ADM1032
unsigned char MSGFun81zone3MSGREG7; ///<Bit[1:0]: 0 - 2, SMBUS bus number where the SMBUS based temperature sensor is located.
unsigned char MSGFun81zone3MSGREG8; ///< @todo Style_Analyzer: Add Doxygen comments to struct entry
unsigned char MSGFun81zone3MSGREG9; ///< @todo Style_Analyzer: Add Doxygen comments to struct entry
//EC LDN9 funtion 83 zone 0
unsigned char MSGFun83zone0MSGREG0; ///<Thermal zone
unsigned char MSGFun83zone0MSGREG1; ///<Thermal zone
unsigned char MSGFun83zone0MSGREG2; ///<_AC0
unsigned char MSGFun83zone0MSGREG3; ///<_AC1
unsigned char MSGFun83zone0MSGREG4; ///<_AC2
unsigned char MSGFun83zone0MSGREG5; ///<_AC3
unsigned char MSGFun83zone0MSGREG6; ///<_AC4
unsigned char MSGFun83zone0MSGREG7; ///<_AC5
unsigned char MSGFun83zone0MSGREG8; ///<_AC6
unsigned char MSGFun83zone0MSGREG9; ///<_AC7
unsigned char MSGFun83zone0MSGREGA; ///<_CRT
unsigned char MSGFun83zone0MSGREGB; ///<_PSV
//EC LDN9 funtion 83 zone 1
unsigned char MSGFun83zone1MSGREG0; ///<Thermal zone
unsigned char MSGFun83zone1MSGREG1; ///<Thermal zone
unsigned char MSGFun83zone1MSGREG2; ///<_AC0
unsigned char MSGFun83zone1MSGREG3; ///<_AC1
unsigned char MSGFun83zone1MSGREG4; ///<_AC2
unsigned char MSGFun83zone1MSGREG5; ///<_AC3
unsigned char MSGFun83zone1MSGREG6; ///<_AC4
unsigned char MSGFun83zone1MSGREG7; ///<_AC5
unsigned char MSGFun83zone1MSGREG8; ///<_AC6
unsigned char MSGFun83zone1MSGREG9; ///<_AC7
unsigned char MSGFun83zone1MSGREGA; ///<_CRT
unsigned char MSGFun83zone1MSGREGB; ///<_PSV
//EC LDN9 funtion 83 zone 2
unsigned char MSGFun83zone2MSGREG0; ///<Thermal zone
unsigned char MSGFun83zone2MSGREG1; ///<Thermal zone
unsigned char MSGFun83zone2MSGREG2; ///<_AC0
unsigned char MSGFun83zone2MSGREG3; ///<_AC1
unsigned char MSGFun83zone2MSGREG4; ///<_AC2
unsigned char MSGFun83zone2MSGREG5; ///<_AC3
unsigned char MSGFun83zone2MSGREG6; ///<_AC4
unsigned char MSGFun83zone2MSGREG7; ///<_AC5
unsigned char MSGFun83zone2MSGREG8; ///<_AC6
unsigned char MSGFun83zone2MSGREG9; ///<_AC7
unsigned char MSGFun83zone2MSGREGA; ///<_CRT
unsigned char MSGFun83zone2MSGREGB; ///<_PSV
//EC LDN9 funtion 83 zone 3
unsigned char MSGFun83zone3MSGREG0; ///<Thermal zone
unsigned char MSGFun83zone3MSGREG1; ///<Thermal zone
unsigned char MSGFun83zone3MSGREG2; ///<_AC0
unsigned char MSGFun83zone3MSGREG3; ///<_AC1
unsigned char MSGFun83zone3MSGREG4; ///<_AC2
unsigned char MSGFun83zone3MSGREG5; ///<_AC3
unsigned char MSGFun83zone3MSGREG6; ///<_AC4
unsigned char MSGFun83zone3MSGREG7; ///<_AC5
unsigned char MSGFun83zone3MSGREG8; ///<_AC6
unsigned char MSGFun83zone3MSGREG9; ///<_AC7
unsigned char MSGFun83zone3MSGREGA; ///<_CRT
unsigned char MSGFun83zone3MSGREGB; ///<_PSV
//EC LDN9 funtion 85 zone 0
unsigned char MSGFun85zone0MSGREG0; ///<Thermal zone
unsigned char MSGFun85zone0MSGREG1; ///<Thermal zone
unsigned char MSGFun85zone0MSGREG2; ///<AL0 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone0MSGREG3; ///<AL1 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone0MSGREG4; ///<AL2 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone0MSGREG5; ///<AL3 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone0MSGREG6; ///<AL4 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone0MSGREG7; ///<AL5 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone0MSGREG8; ///<AL6 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone0MSGREG9; ///<AL7 PWM level in percentage (0 - 100%)
//EC LDN9 funtion 85 zone 1
unsigned char MSGFun85zone1MSGREG0; ///<Thermal zone
unsigned char MSGFun85zone1MSGREG1; ///<Thermal zone
unsigned char MSGFun85zone1MSGREG2; ///<AL0 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone1MSGREG3; ///<AL1 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone1MSGREG4; ///<AL2 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone1MSGREG5; ///<AL3 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone1MSGREG6; ///<AL4 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone1MSGREG7; ///<AL5 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone1MSGREG8; ///<AL6 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone1MSGREG9; ///<AL7 PWM level in percentage (0 - 100%)
//EC LDN9 funtion 85 zone 2
unsigned char MSGFun85zone2MSGREG0; ///<Thermal zone
unsigned char MSGFun85zone2MSGREG1; ///<Thermal zone
unsigned char MSGFun85zone2MSGREG2; ///<AL0 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone2MSGREG3; ///<AL1 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone2MSGREG4; ///<AL2 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone2MSGREG5; ///<AL3 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone2MSGREG6; ///<AL4 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone2MSGREG7; ///<AL5 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone2MSGREG8; ///<AL6 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone2MSGREG9; ///<AL7 PWM level in percentage (0 - 100%)
//EC LDN9 funtion 85 zone 3
unsigned char MSGFun85zone3MSGREG0; ///<Thermal zone
unsigned char MSGFun85zone3MSGREG1; ///<Thermal zone
unsigned char MSGFun85zone3MSGREG2; ///<AL0 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone3MSGREG3; ///<AL1 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone3MSGREG4; ///<AL2 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone3MSGREG5; ///<AL3 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone3MSGREG6; ///<AL4 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone3MSGREG7; ///<AL5 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone3MSGREG8; ///<AL6 PWM level in percentage (0 - 100%)
unsigned char MSGFun85zone3MSGREG9; ///<AL7 PWM level in percentage (0 - 100%)
//EC LDN9 funtion 89 TEMPIN channel 0
unsigned char MSGFun89zone0MSGREG0; ///<Thermal zone
unsigned char MSGFun89zone0MSGREG1; ///<Thermal zone
unsigned char MSGFun89zone0MSGREG2; ///<At DWORD bit 0-7
unsigned char MSGFun89zone0MSGREG3; ///<At DWORD bit 15-8
unsigned char MSGFun89zone0MSGREG4; ///<At DWORD bit 23-16
unsigned char MSGFun89zone0MSGREG5; ///<At DWORD bit 31-24
unsigned char MSGFun89zone0MSGREG6; ///<Ct DWORD bit 0-7
unsigned char MSGFun89zone0MSGREG7; ///<Ct DWORD bit 15-8
unsigned char MSGFun89zone0MSGREG8; ///<Ct DWORD bit 23-16
unsigned char MSGFun89zone0MSGREG9; ///<Ct DWORD bit 31-24
unsigned char MSGFun89zone0MSGREGA; ///<Mode bit 0-7
//EC LDN9 funtion 89 TEMPIN channel 1
unsigned char MSGFun89zone1MSGREG0; ///<Thermal zone
unsigned char MSGFun89zone1MSGREG1; ///<Thermal zone
unsigned char MSGFun89zone1MSGREG2; ///<At DWORD bit 0-7
unsigned char MSGFun89zone1MSGREG3; ///<At DWORD bit 15-8
unsigned char MSGFun89zone1MSGREG4; ///<At DWORD bit 23-16
unsigned char MSGFun89zone1MSGREG5; ///<At DWORD bit 31-24
unsigned char MSGFun89zone1MSGREG6; ///<Ct DWORD bit 0-7
unsigned char MSGFun89zone1MSGREG7; ///<Ct DWORD bit 15-8
unsigned char MSGFun89zone1MSGREG8; ///<Ct DWORD bit 23-16
unsigned char MSGFun89zone1MSGREG9; ///<Ct DWORD bit 31-24
unsigned char MSGFun89zone1MSGREGA; ///<Mode bit 0-7
//EC LDN9 funtion 89 TEMPIN channel 2
unsigned char MSGFun89zone2MSGREG0; ///<Thermal zone
unsigned char MSGFun89zone2MSGREG1; ///<Thermal zone
unsigned char MSGFun89zone2MSGREG2; ///<At DWORD bit 0-7
unsigned char MSGFun89zone2MSGREG3; ///<At DWORD bit 15-8
unsigned char MSGFun89zone2MSGREG4; ///<At DWORD bit 23-16
unsigned char MSGFun89zone2MSGREG5; ///<At DWORD bit 31-24
unsigned char MSGFun89zone2MSGREG6; ///<Ct DWORD bit 0-7
unsigned char MSGFun89zone2MSGREG7; ///<Ct DWORD bit 15-8
unsigned char MSGFun89zone2MSGREG8; ///<Ct DWORD bit 23-16
unsigned char MSGFun89zone2MSGREG9; ///<Ct DWORD bit 31-24
unsigned char MSGFun89zone2MSGREGA; ///<Mode bit 0-7
//EC LDN9 funtion 89 TEMPIN channel 3
unsigned char MSGFun89zone3MSGREG0; ///<Thermal zone
unsigned char MSGFun89zone3MSGREG1; ///<Thermal zone
unsigned char MSGFun89zone3MSGREG2; ///<At DWORD bit 0-7
unsigned char MSGFun89zone3MSGREG3; ///<At DWORD bit 15-8
unsigned char MSGFun89zone3MSGREG4; ///<At DWORD bit 23-16
unsigned char MSGFun89zone3MSGREG5; ///<At DWORD bit 31-24
unsigned char MSGFun89zone3MSGREG6; ///<Ct DWORD bit 0-7
unsigned char MSGFun89zone3MSGREG7; ///<Ct DWORD bit 15-8
unsigned char MSGFun89zone3MSGREG8; ///<Ct DWORD bit 23-16
unsigned char MSGFun89zone3MSGREG9; ///<Ct DWORD bit 31-24
unsigned char MSGFun89zone3MSGREGA; ///<Mode bit 0-7
// FLAG for Fun83/85/89 support
unsigned short IMCFUNSupportBitMap; /// Bit0=81FunZone0 support(1=On;0=Off); bit1-3=81FunZone1-Zone3;Bit4-7=83FunZone0-Zone3;Bit8-11=85FunZone0-Zone3;Bit11-15=89FunZone0-Zone3;
} EC_struct;
/** SBGPPPORTCONFIG - Southbridge GPP port config structure */
typedef struct {
unsigned int PortPresent:1; /**< Port connection
* @par
* @li <b>0</b> - Port doesn't have slot. No need to train the link
* @li <b>1</b> - Port connection defined and needs to be trained
*/
unsigned int PortDetected:1; /**< Link training status
* @par
* @li <b>0</b> - EP not detected
* @li <b>1</b> - EP detected
*/
unsigned int PortIsGen2:2; /**< Port link speed configuration
* @par
* @li <b>00</b> - Auto
* @li <b>01</b> - Forced GEN1
* @li <b>10</b> - Forced GEN2
* @li <b>11</b> - Reserved
*/
unsigned int PortHotPlug:1; /**< Support hot plug?
* @par
* @li <b>0</b> - No support
* @li <b>1</b> - support
*/
/** PortMisc - Reserved */
unsigned int PortMisc:27;
} SBGPPPORTCONFIG;
/** CODECENTRY - Southbridge HD Audio OEM Codec structure */
typedef struct _CODECENTRY {
/** Nid - Reserved ?? */
unsigned char Nid;
/** Byte40 - Reserved ?? */
unsigned int Byte40;
} CODECENTRY;
/** CODECTBLLIST - Southbridge HD Audio Codec table list */
typedef struct _CODECTBLLIST {
/** CodecID - Codec ID */
unsigned int CodecID;
/** CodecTablePtr - Codec table pointer */
CODECENTRY* CodecTablePtr;
} CODECTBLLIST;
/** Sata Controller structure */
typedef struct _SATAST {
unsigned char SataController:1; /**< SataController
* @par
* Sata Controller
* @li <b>0</b> - disable
* @li <b>1</b> - enable
*/
unsigned char SataIdeCombMdPriSecOpt:1; /**< SataIdeCombMdPriSecOpt - Reserved */
unsigned char SataSetMaxGen2:1; /**< SataSetMaxGen2
* @par
* Sata Controller Set to Max Gen2 mode
* @li <b>0</b> - disable
* @li <b>1</b> - enable
*/
unsigned char SataIdeCombinedMode:1; /**< SataIdeCombinedMode
* @par
* Sata IDE Controller set to Combined Mode
* @li <b>0</b> - enable
* @li <b>1</b> - disable
*/
/** SATARefClkSel - Reserved */
unsigned char SATARefClkSel:2; // 4:5
/** SATARefDivSel - Reserved */
unsigned char SATARefDivSel:2; // 6:7
} SATAST;
/** _USBST Controller structure
*
* Usb Ohci1 Contoller is defined at BIT0
* - 0:disable 1:enable
* (Bus 0 Dev 18 Func0) *
* Usb Ehci1 Contoller is defined at BIT1
* - 0:disable 1:enable
* (Bus 0 Dev 18 Func2) *
* Usb Ohci2 Contoller is defined at BIT2
* - 0:disable 1:enable
* (Bus 0 Dev 19 Func0) *
* Usb Ehci2 Contoller is defined at BIT3
* - 0:disable 1:enable
* (Bus 0 Dev 19 Func2) *
* Usb Ohci3 Contoller is defined at BIT4
* - 0:disable 1:enable
* (Bus 0 Dev 22 Func0) *
* Usb Ehci3 Contoller is defined at BIT5
* - 0:disable 1:enable
* (Bus 0 Dev 22 Func2) *
* Usb Ohci4 Contoller is defined at BIT6
* - 0:disable 1:enable
* (Bus 0 Dev 20 Func5) *
*/
typedef struct _USBST {
unsigned char Ohci1:1; ///< Ohci0 controller - 0:disable, 1:enable
unsigned char Ehci1:1; ///< Ehci1 controller - 0:disable, 1:enable
unsigned char Ohci2:1; ///< Ohci2 controller - 0:disable, 1:enable
unsigned char Ehci2:1; ///< Ehci2 controller - 0:disable, 1:enable
unsigned char Ohci3:1; ///< Ohci3 controller - 0:disable, 1:enable
unsigned char Ehci3:1; ///< Ehci3 controller - 0:disable, 1:enable
unsigned char Ohci4:1; ///< Ohci4 controller - 0:disable, 1:enable
unsigned char UTemp:1; ///< Reserved
} USBST;
/**
* _AZALIAPIN - HID Azalia or GPIO define structure.
*
*/
typedef struct _AZALIAPIN {
unsigned char AzaliaSdin0:2; /**< AzaliaSdin0
* @par
* SDIN0 is defined at BIT0 & BIT1
* @li <b>00</b> - GPIO PIN
* @li <b>10</b> - As a Azalia SDIN pin
*/
unsigned char AzaliaSdin1:2; /**< AzaliaSdin1
* @par
* SDIN0 is defined at BIT2 & BIT3
* @li <b>00</b> - GPIO PIN
* @li <b>10</b> - As a Azalia SDIN pin
*/
unsigned char AzaliaSdin2:2; /**< AzaliaSdin2
* @par
* SDIN0 is defined at BIT4 & BIT5
* @li <b>00</b> - GPIO PIN
* @li <b>10</b> - As a Azalia SDIN pin
*/
unsigned char AzaliaSdin3:2; /**< AzaliaSdin3
* @par
* SDIN0 is defined at BIT6 & BIT7
* @li <b>00</b> - GPIO PIN
* @li <b>10</b> - As a Azalia SDIN pin
*/
} AZALIAPIN;
/** AMDSBCFG - Southbridge CIMx configuration structure (Main) */
typedef struct _AMDSBCFG {
/** StdHeader - Standard header for all AGESA/CIMx services. */
AMD_CONFIG_PARAMS StdHeader;
/** BuildParameters - The STATIC platform information for CIMx Module. */
BUILDPARAM BuildParameters;
//offset 90 bytes (32-121)
//MsgXchgBiosCimx //offset 4 bytes (122-125)
// SATA Configuration
union /**< union - Reserved */
{ /**< SATAMODE - Sata Controller structure */
/** SataModeReg - Reserved */
unsigned char SataModeReg;
/** SataMode - Reserved */
SATAST SataMode;
} SATAMODE;
/** S3Resume - Flag of ACPI S3 Resume. */
unsigned char S3Resume:1; // 8
/** RebootRequired - Flag of Reboot system is required. */
unsigned char RebootRequired:1; // 9
/** SbSpiSpeedSupport - Reserved */
unsigned char SbSpiSpeedSupport:1; // 10
/**< SpreadSpectrum
* @par
* Spread Spectrum function
* @li <b>0</b> - disable
* @li <b>1</b> - enable
*/
unsigned char SpreadSpectrum:1; // 11
/** NbSbGen2 - Reserved */
unsigned char NbSbGen2:1; // 12
unsigned char GppGen2:1; // 13
unsigned char GppMemWrImprove:1; // 14
/** MsgXchgBiosCimxReserved - Reserved */
unsigned char MsgXchgBiosCimxReserved:1; // 15 (BB USED)
/**< SataClass - SATA Controller mode [16:18]
* @par
* @li <b>000</b> - Native IDE mode
* @li <b>001</b> - RAID mode
* @li <b>010</b> - AHCI mode
* @li <b>011</b> - Legacy IDE mode
* @li <b>100</b> - IDE->AHCI mode
* @li <b>101</b> - AHCI mode as 4394 ID (AMD driver)
* @li <b>110</b> - IDE->AHCI mode as 4394 ID (AMD driver)
*/
unsigned short SataClass:3; // 16:18
/**< Sata IDE Controller mode
* @par
* @li <b>0</b> - Legacy IDE mode
* @li <b>1</b> - Native IDE mode
*/
unsigned short SataIdeMode:1; // 19
/**< SataEspPort - SATA port is external accessible on a signal only connector (eSATA:)
* @par
* @li <b> BIT0 </b> - PORT0 set as ESP port
* @li <b> BIT1 </b> - PORT1 set as ESP port
* @li <b> BIT2 </b> - PORT2 set as ESP port
* @li <b> BIT3 </b> - PORT3 set as ESP port
* @li <b> BIT4 </b> - PORT4 set as ESP port
* @li <b> BIT5 </b> - PORT5 set as ESP port
*/
unsigned short SataEspPort:6; // 20:25
/** SataPortPower - Reserved */
unsigned short SataPortPower:6; // 31:26
// SATA Debug Option //offset 4 bytes (126-129)
/**< SataPortMode - Force Each PORT to GEN1/GEN2 mode
* @par
* @li <b> 0 </b> Auto for each PORTs
* @li <b> BIT0 = 1</b> - PORT0 set to GEN1
* @li <b> BIT1 = 1</b> - PORT0 set to GEN2
* @li <b> BIT2 = 1</b> - PORT1 set to GEN1
* @li <b> BIT3 = 1</b> - PORT1 set to GEN2
* @li <b> BIT4 = 1</b> - PORT2 set to GEN1
* @li <b> BIT5 = 1</b> - PORT2 set to GEN2
* @li <b> BIT6 = 1</b> - PORT3 set to GEN1
* @li <b> BIT7 = 1</b> - PORT3 set to GEN2
* @li <b> BIT8 = 1</b> - PORT4 set to GEN1
* @li <b> BIT9 = 1</b> - PORT4 set to GEN2
* @li <b> BIT10 = 1</b> - PORT5 set to GEN1
* @li <b> BIT11 = 1</b> - PORT5 set to GEN2
*/
unsigned int SataPortMode:12; //11:0
/** SATAClkSelOpt - Reserved */
unsigned int SATAClkSelOpt:4; // Removed from coding side
/** SataAggrLinkPmCap - Reserved */
unsigned int SataAggrLinkPmCap:1; //16, 0:OFF 1:ON
/** SataPortMultCap - Reserved */
unsigned int SataPortMultCap:1; //17, 0:OFF 1:ON
/** SataClkAutoOff - Reserved */
unsigned int SataClkAutoOff:1; //18, AutoClockOff 0:Disabled, 1:Enabled
/** SataPscCap - Reserved */
unsigned int SataPscCap:1; //19, 0:Enable PSC capability, 1:Disable PSC capability
/** BIOSOSHandoff - Reserved */
unsigned int BIOSOSHandoff:1; //20
/** SataFisBasedSwitching - Reserved */
unsigned int SataFisBasedSwitching:1; //21
/** SataCccSupport - Reserved */
unsigned int SataCccSupport:1; //22
/** SataSscCap - Reserved */
unsigned int SataSscCap:1; //23, 0:Enable SSC capability, 1:Disable SSC capability
/** SataMsiCapability - Reserved */
unsigned int SataMsiCapability:1; //24 0:Hidden 1:Visible. This feature is disabled per RPR, but remains the interface.
/** SataForceRaid - Reserved */
unsigned int SataForceRaid:1; //25 0:No function 1:Force RAID
/** SataDebugDummy - Reserved */
unsigned int SataDebugDummy:6; //31:26
//
// USB Configuration //offset 4 bytes (130-133)
//
/** USBDeviceConfig - USB Controller Configuration
*
* - Usb Ohci1 Contoller is defined at BIT0
* - 0:disable 1:enable
* (Bus 0 Dev 18 Func0) *
* - Usb Ehci1 Contoller is defined at BIT1
* - 0:disable 1:enable
* (Bus 0 Dev 18 Func2) *
* - Usb Ohci2 Contoller is defined at BIT2
* - 0:disable 1:enable
* (Bus 0 Dev 19 Func0) *
* - Usb Ehci2 Contoller is defined at BIT3
* - 0:disable 1:enable
* (Bus 0 Dev 19 Func2) *
* - Usb Ohci3 Contoller is defined at BIT4
* - 0:disable 1:enable
* (Bus 0 Dev 22 Func0) *
* - Usb Ehci3 Contoller is defined at BIT5
* - 0:disable 1:enable
* (Bus 0 Dev 22 Func2) *
* - Usb Ohci4 Contoller is defined at BIT6
* - 0:disable 1:enable
* (Bus 0 Dev 20 Func5) *
*/
union /**< union - Reserved */
{ /**< USBMODE - USB Controller structure */
/** SataModeReg - Reserved */
unsigned char UsbModeReg;
/** SataMode - Reserved */
USBST UsbMode;
} USBMODE;
/*!
*/
/**< GecConfig
* @par
* InChip Gbit NIC
* @li <b>1</b> - disable
* @li <b>0</b> - enable
*/
unsigned char GecConfig:1; //8
/**< IrConfig
* @par
* Ir Controller setting
* @li <b>00 </b> - disable
* @li <b>01 </b> - Rx and Tx0
* @li <b>10 </b> - Rx and Tx1
* @li <b>11 </b> - Rx and both Tx0,Tx1
*/
unsigned char IrConfig:2; //9:10
/** GecDummy - Reserved */
unsigned char GecDummy:5; //15:11
//Azalia Configuration
/**< AzaliaController - Azalia Controller Configuration
* @par
* Azalia Controller [0-1]
* @li <b>0</b> - Auto : Detect Azalia controller automatically.
* @li <b>1</b> - Diable : Disable Azalia controller.
* @li <b>2</b> - Enable : Enable Azalia controller.
*/
unsigned char AzaliaController:2; //17:16
/**< AzaliaPinCfg - Azalia Controller SDIN pin Configuration
* @par
* @li <b>0</b> - disable
* @li <b>1</b> - enable
*/
unsigned char AzaliaPinCfg:1; //18
/**< AzaliaFrontPanel - Azalia Controller Front Panel Configuration
* @par
* Support Front Panel configuration
* @li <b>0</b> - Auto
* @li <b>1</b> - disable
* @li <b>2</b> - enable
*/
unsigned char AzaliaFrontPanel:2; //20:19
/**< FrontPanelDetected - Force Azalia Controller Front Panel Configuration
* @par
* Force Front Panel configuration
* @li <b>0</b> - Not Detected
* @li <b>1</b> - Detected
*/
unsigned char FrontPanelDetected:1; //21
/**< AzaliaSnoop - Azalia Controller Snoop feature Configuration
* @par
* Azalia Controller Snoop feature Configuration
* @li <b>0</b> - disable
* @li <b>1</b> - enable
*/
unsigned char AzaliaSnoop:1; //22
/** AzaliaDummy - Reserved */
unsigned char AzaliaDummy:1; //23
union
{
/**< AzaliaSdinPin - Azalia Controller SDIN pin Configuration
*
* SDIN0 is defined at BIT0 & BIT1
* - 00: GPIO PIN
* - 01: Reserved
* - 10: As a Azalia SDIN pin
*
* SDIN1 is defined at BIT2 & BIT3
* * Config same as SDIN0
* SDIN2 is defined at BIT4 & BIT5
* * Config same as SDIN0
* SDIN3 is defined at BIT6 & BIT7
* * Config same as SDIN0
*/
unsigned char AzaliaSdinPin;
AZALIAPIN AzaliaConfig;
} AZALIACONFIG;
/** AZOEMTBL - Azalia Controller OEM Codec Table Pointer
*
*/
union
{
PLACEHOLDER PlaceHolder;
CODECTBLLIST* pAzaliaOemCodecTablePtr; //offset 4 bytes (134-137)
} AZOEMTBL;
/** AZOEMFPTBL - Azalia Controller Front Panel OEM Table Pointer
*
*/
union
{
PLACEHOLDER PlaceHolder;
void* pAzaliaOemFpCodecTablePtr; //offset 4 bytes (138-141)
} AZOEMFPTBL;
//Miscellaneous Configuration //offset 4 bytes (142-145)
/** AnyHT200MhzLink - Reserved */
unsigned int AnyHT200MhzLink:1; //0
/**< HpetTimer - South Bridge Hpet Timer Configuration
* @par
* @li <b>0</b> - disable
* @li <b>1</b> - enable
*/
unsigned int HpetTimer:1; //1
/**< PciClks - PCI Slot Clock Control
* @par
* PCI SLOT 0 define at BIT0
* - 00: disable
* - 01: enable
*
* PCI SLOT 1 define at BIT1
* * Config same as PCI SLOT0
* PCI SLOT 2 define at BIT2
* * Config same as PCI SLOT0
* PCI SLOT 3 define at BIT3
* * Config same as PCI SLOT0
* PCI SLOT 4 define at BIT4
* * Config same as PCI SLOT0
*/
unsigned int PciClks:5; //2:6
/** MiscReserved1 - Reserved */
unsigned int MiscReserved1:4; //9:7, Reserved
/** MobilePowerSavings - Debug function Reserved */
unsigned int MobilePowerSavings:1; //11, 0:Disable, 1:Enable Power saving features especially for Mobile platform
/** MiscDummy1 - Debug function Reserved */
unsigned int MiscDummy1:1;
/** NativePcieSupport - Debug function Reserved */
unsigned int NativePcieSupport:1; //13, 0:Enable, 1:Disabled
/** FlashPinConfig - Debug function Reserved */
unsigned int FlashPinConfig:1; //14, 0:desktop mode 1:mobile mode
/** UsbPhyPowerDown - Debug function Reserved */
unsigned int UsbPhyPowerDown:1; //15
/** PcibClkStopOverride - Debug function Reserved */
unsigned int PcibClkStopOverride:10; //25:16
/**< HpetMsiDis - South Bridge HPET MSI Configuration
* @par
* @li <b>1</b> - disable
* @li <b>0</b> - enable
*/
unsigned int HpetMsiDis:1; //26
/**< ResetCpuOnSyncFlood - Rest CPU on Sync Flood
* @par
* @li <b>0</b> - disable
* @li <b>1</b> - enable
*/
unsigned int ResetCpuOnSyncFlood:1; //27
/**< LdtStpDisable - LdtStp# output disable
* @par
* @li <b>0</b> - LdtStp# output enable
* @li <b>1</b> - LdtStp# output disable
*/
unsigned int LdtStpDisable:1; //28
/**< MTC1e - Message Triggered C1e
* @par
* @li <b>0</b> - disable
* @li <b>1</b> - enable
*/
unsigned int MTC1e:1; //29
/** MiscDummy - Reserved */
unsigned int MiscDummy:2; //31:30
unsigned int SioHwmPortEnable:1; // Enable SuperIO HWM access via LPC
//DebugOptions //offset 4 bytes (146-149)
/** PcibAutoClkCtrlLow - Debug function Reserved */
unsigned int PcibAutoClkCtrlLow:16;
/** PcibAutoClkCtrlHigh - Debug function Reserved */
unsigned int PcibAutoClkCtrlHigh:16;
/**< OEMPROGTBL - ACPI MMIO register setting table OEM override
* @par
* OEM table for customer override ACPI MMIO register in their code.
*/
union
{
PLACEHOLDER OemProgrammingTablePtr; //offset 4 bytes (150-153)
void *OemProgrammingTablePtr_Ptr;
} OEMPROGTBL;
//Gpp Configuration //offset 24 bytes total (154-177)
union {
unsigned int PORTCFG32;
SBGPPPORTCONFIG PortCfg;
} PORTCONFIG[MAX_GPP_PORTS]; //offset 16 bytes
unsigned int GppLinkConfig; // GPP_LINK_CONFIG = PCIE_GPP_Enable[3:0]
// 0000 - Port ABCD -> 4:0:0:0
// 0001 - N/A
// 0010 - Port ABCD -> 2:2:0:0
// 0011 - Port ABCD -> 2:1:1:0
// 0100 - Port ABCD -> 1:1:1:1
//
unsigned int GppFoundGfxDev:4; //3:0 If port A-D (mapped to bit [3:0]) has GFX EP detected
unsigned int CoreGen2Enable:1; //4
unsigned int GppFunctionEnable:1; //5
unsigned int GppUnhidePorts:1; //6
unsigned int AlinkPhyPllPowerDown:1; //7
unsigned int GppConfigDummy1:2; //9:8
unsigned int GppLaneReversal:1; //10
unsigned int GppPhyPllPowerDown:1; //11
unsigned int GppCompliance :1; //12
unsigned int GppPortAspm:8; //20:13 ASPM state for GPP ports, 14:13 for port0, ..., 20:19 for port3
// 00 - Disabled
// 01 - L0s
// 10 - L1
// 11 - L0s + L1
//
unsigned int GppConfigDummy:11; //31:21
//TempMMIO //offset 4 bytes (178-181)
unsigned int TempMMIO;
// DebugOption2
unsigned int GecPhyStatus:1;
unsigned int GecDebugOptionDummy:7;
unsigned int SBGecPwr:2;
unsigned int SBGecDebugBus:1;
unsigned int DebugOption2Dummy1:1;
unsigned int DebugOption2Dummy2:1;
unsigned int SbPcieOrderRule:1;
unsigned int SbUsbPll:1;
unsigned int AcDcMsg:1;
unsigned int TimerTickTrack:1;
unsigned int ClockInterruptTag:1;
unsigned int OhciTrafficHanding:1;
unsigned int EhciTrafficHanding:1;
unsigned int FusionMsgCMultiCore:1;
unsigned int FusionMsgCStage:1;
/**< UsbRxMode - CG PLL multiplier for USB Rx 1.1 mode
* @par
* @li <b>0</b> - disable
* @li <b>1</b> - enable
*/
unsigned int UsbRxMode:1;
unsigned int DebugOption2Dummy3:9; //
union
{
PLACEHOLDER DynamicGecRomAddressPtr; //offset 4 bytes (182-185)
void *DynamicGecRomAddress_Ptr;
} DYNAMICGECROM;
EC_struct Pecstruct;
} AMDSBCFG;
/** SMMSERVICESTRUC- Southbridge SMI service structure */
typedef struct _SMMSERVICESTRUC {
/** enableRegNum - Reserved */
unsigned char enableRegNum;
/** enableBit - Reserved */
unsigned char enableBit;
/** statusRegNum - Reserved */
unsigned char statusRegNum;
/** statusBit - Reserved */
unsigned char statusBit;
/** *debugMessage- Reserved */
signed char *debugMessage;
/** serviceRoutine - Reserved */
SMM_SERVICE_ROUTINE serviceRoutine;
} SMMSERVICESTRUC;
#ifndef _NB_REG8MASK_
/**
* - Byte Register R/W structure
*
*/
typedef struct _Reg8Mask {
/** bRegIndex - Reserved */
unsigned char bRegIndex;
/** bANDMask - Reserved */
unsigned char bANDMask;
/** bORMask - Reserved */
unsigned char bORMask;
} REG8MASK;
#endif
/**
* - SATA Phy setting structure
*
*/
typedef struct _SATAPHYSETTING {
/** wPhyCoreControl - Reserved */
unsigned short wPhyCoreControl;
/** dwPhyFineTune - Reserved */
unsigned int dwPhyFineTune;
} SATAPHYSETTING;
/**
* _ABTblEntry - AB link register table R/W structure
*
*/
typedef struct _ABTblEntry {
/** regType : AB Register Type (ABCFG, AXCFG and so on) */
unsigned char regType;
/** regIndex : AB Register Index */
unsigned int regIndex;
/** regMask : AB Register Mask */
unsigned int regMask;
/** regData : AB Register Data */
unsigned int regData;
} ABTBLENTRY;
/**
* _AcpiRegWrite - ACPI MMIO register R/W structure
*
*/
typedef struct _AcpiRegWrite {
/** MmioBase : Index of Soubridge block (For instence GPIO_BASE:0x01 SMI_BASE:0x02) */
unsigned char MmioBase;
/** MmioReg : Register index */
unsigned char MmioReg;
/** DataANDMask : AND Register Data */
unsigned char DataANDMask;
/** DataOrMask : Or Register Data */
unsigned char DataOrMask;
} AcpiRegWrite;
/**
* PCI_ADDRESS - PCI access structure
*
*/
#define PCI_ADDRESS(bus, dev, func, reg) \
(unsigned int) ( (((unsigned int)bus) << 24) + (((unsigned int)dev) << 19) + (((unsigned int)func) << 16) + ((unsigned int)reg) )
/**
* CIM_STATUS - CIMx module function return code
*/
typedef unsigned int CIM_STATUS;
/**
* CIM_SUCCESS - Executed without error
*/
#define CIM_SUCCESS 0x00000000
/**
* CIM_ERROR - call error
*/
#define CIM_ERROR 0x80000000
/**
* CIM_UNSUPPORTED - function does not support
*/
#define CIM_UNSUPPORTED 0x80000001
#pragma pack (pop)
/**
* CIMX_OPTION_DISABLED - Define disable in module
*/
#define CIMX_OPTION_DISABLED 0
/**
* CIMX_OPTION_ENABLED - Define enable in module
*/
#define CIMX_OPTION_ENABLED 1
/**
* SATA_IDE_COMBINE_ENABLE -Define Enable Combined Mode
*/
#define SATA_IDE_COMBINE_ENABLE 0
/**
* SATA_IDE_COMBINE_DISABLE -Define Disable Combined Mode
*/
#define SATA_IDE_COMBINE_DISABLE 1
// mov al, code
// out 80h, al
// jmp $
/**
* DBG_STOP - define a debug point
*/
#define DBG_STOP __asm _emit 0xEB __asm _emit 0xFE
/**
* STOP_CODE - define a debug point
* Warning: AL gets destroyed!
*/
#define STOP_CODE (code) __asm __emit 0xB0 __asm __emit code __asm __emit 0xE6 \
__asm __emit 0x80 __asm _emit 0xEB __asm _emit 0xFE
#endif // _AMD_SBTYPE_H_
|