summaryrefslogtreecommitdiff
path: root/src/southbridge/intel/i82371eb/i82371eb.h
blob: 096f8722df9c56b579304b44f4965a3fa0910de5 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
/*
 * This file is part of the LinuxBIOS project.
 *
 * Copyright (C) 2007 Uwe Hermann <uwe@hermann-uwe.de>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
 */

#ifndef SOUTHBRIDGE_INTEL_I82371EB_H
#define SOUTHBRIDGE_INTEL_I82371EB_H

#ifndef __ROMCC__
#include "chip.h"
void i82371eb_enable(device_t dev);
#endif

#define PCICMD		0x04	/* PCI Command Register */
#define XBCS		0x4e	/* X-Bus Chip Select register */

/* SMBus */
#define SMBBA		0x90	/* SMBus Base Address */
#define SMBHSTCFG	0xd2	/* SMBus Host Configuration */

/* IDE */
#define IDETIM_PRI	0x40	/* IDE timing register, primary channel */
#define IDETIM_SEC	0x42	/* IDE timing register, secondary channel */

/* Bit definitions */
#define	IOSE			(1 << 0)	/* I/O Space Enable */
#define SMB_HST_EN		(1 << 0)	/* Host Interface Enable */
#define IDE_DECODE_ENABLE	(1 << 15)	/* IDE Decode Enable */

#endif				/* SOUTHBRIDGE_INTEL_I82371EB_H */