summaryrefslogtreecommitdiff
path: root/src/soc/intel/pantherlake/acpi/xhci.asl
blob: cd3b9f22feb5bb4c35262a8c7291eee6996163aa (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
/* SPDX-License-Identifier: GPL-2.0-only */

#include <soc/gpe.h>

/* XHCI Controller 0:14.0 */

Device (XHCI)
{
	Name (_ADR, 0x00140000)

	Name (_PRW, Package () { GPE0_PME_B0, 3 })

	Name (_S3D, 3)	/* D3 supported in S3 */
	Name (_S0W, 3)	/* D3 can wake device in S0 */
	Name (_S3W, 3)	/* D3 can wake system from S3 */

	Method (_PS0, 0, Serialized)
	{
		/* Disable Clock Gating */
		^^PCRA (PID_XHCI, 0x0,  ~(1 << 3))
	}

	Method (_PS3, 0, Serialized)
	{
		/* Enable Clock Gating */
		^^PCRO (PID_XHCI, 0x0, 1 << 3)
	}

	Device (RHUB)
	{
		Name (_ADR, 0)

		/* USB2 */
		Device (HS01) { Name (_ADR, 1) }
		Device (HS02) { Name (_ADR, 2) }
		Device (HS03) { Name (_ADR, 3) }
		Device (HS04) { Name (_ADR, 4) }
		Device (HS05) { Name (_ADR, 5) }
		Device (HS06) { Name (_ADR, 6) }
		Device (HS07) { Name (_ADR, 7) }
		Device (HS08) { Name (_ADR, 8) }
		/* USB3 */
		Device (SS01) { Name (_ADR, 11) }
		Device (SS02) { Name (_ADR, 12) }
	}
}