summaryrefslogtreecommitdiff
path: root/src/mainboard/supermicro/x11-lga1151-series/variants/x11ssh-f/overridetree.cb
blob: 8a28ca1cad96ac932f80fc8b46739507baffd48f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
chip soc/intel/skylake

	# GPE configuration
	# Note that GPE events called out in ASL code rely on this
	# route. i.e. If this route changes then the affected GPE
	# offset bits also need to be changed.
	register "gpe0_dw0" = "GPP_B"
	register "gpe0_dw1" = "GPP_D"
	register "gpe0_dw2" = "GPP_E"

	# Additional FSP Configuration
	# This board has an IGD with no output.
	register "PrimaryDisplay" = "Display_Auto"

	device domain 0 on
		device ref south_xhci on
			register "usb2_ports" = "{
				[0] = USB2_PORT_MID(OC0),	/* USB 2 */
				[1] = USB2_PORT_MID(OC0),	/* USB 3 */
				[2] = USB2_PORT_MID(OC1),	/* USB 4 */
				[3] = USB2_PORT_MID(OC1),	/* USB 5 */
				[4] = USB2_PORT_MID(OC2),	/* USB 0 */
				[5] = USB2_PORT_MID(OC2),	/* USB 1 */
				[8] = USB2_PORT_MID(OC3),	/* USB 9 (3.0) */
				[9] = USB2_PORT_MID(OC5),	/* USB 8 (3.0) */
				[10] = USB2_PORT_MID(OC4),	/* USB 6 (3.0) */
				[11] = USB2_PORT_MID(OC4),	/* USB 7 (3.0) */
				[12] = USB2_PORT_MID(OC3),	/* USB 10 (3.0) */
				[13] = USB2_PORT_MID(OC_SKIP),	/* IPMI USB hub */
				[14] = USB2_PORT_MID(OC0),	/* Unknown */
				[15] = USB2_PORT_MID(OC0),	/* Unknown */
			}"

			register "usb3_ports" = "{
				[0] = USB3_PORT_DEFAULT(OC5),	/* USB 8 */
				[1] = USB3_PORT_DEFAULT(OC4),	/* USB 6 */
				[2] = USB3_PORT_DEFAULT(OC4),	/* USB 7 */
				[3] = USB3_PORT_DEFAULT(OC3),	/* USB 9 */
				[4] = USB3_PORT_DEFAULT(OC3),	/* USB 10 */
			}"
		end
		device ref peg0 on
			# Slot JPCIE3
			smbios_slot_desc "SlotTypePciExpressGen3X16" "SlotLengthShort" "CPU SLOT6 PCI-E 3.0 X8(IN X16)" "SlotDataBusWidth8X"
		end
		device ref peg1 on
			# Slot JPCIE2
			smbios_slot_desc "SlotTypePciExpressGen3X8" "SlotLengthShort" "CPU SLOT6 PCI-E 3.0 X8" "SlotDataBusWidth8X"
		end
		device ref igpu on end
		device ref pcie_rp1 on
			register "PcieRpEnable[0]" = "1"
			device pci 00.0 on end	# GbE
		end
		device ref pcie_rp2 on
			register "PcieRpEnable[1]" = "1"
			device pci 00.0 on end	# GbE
		end
		device ref pcie_rp3 on
			register "PcieRpEnable[2]" = "1"
			device pci 00.0 on end	# GbE
		end
		device ref pcie_rp4 on
			register "PcieRpEnable[3]" = "1"
			device pci 00.0 on end	# GbE
		end
		device ref pcie_rp5 on
			register "PcieRpEnable[4]" = "1"
			smbios_slot_desc "SlotTypeM2Socket3" "SlotLengthOther" "M.2 2280" "SlotDataBusWidth2X"
		end
		device ref pcie_rp7 on
			register "PcieRpEnable[6]" = "1"
			device pci 00.0 on	# Aspeed PCI Bridge
				device pci 00.0 on end	# Aspeed 2400 VGA
			end
		end
		device ref pcie_rp9 on
			# Slot JPCIE1
			register "PcieRpEnable[8]" = "1"
			smbios_slot_desc "SlotTypePciExpressGen3X4" "SlotLengthLong" "PCH SLOT4 PCI-E 3.0 X4(IN X8)" "SlotDataBusWidth4X"
		end
		device ref lpc_espi on
			register "gen1_dec" = "0x007c0a01"	# Super IO SWC
			register "gen2_dec" = "0x000c0ca1"	# IPMI KCS

			chip drivers/ipmi
				# On cold boot it takes a while for the BMC to start the IPMI service
				register "wait_for_bmc" = "1"
				register "bmc_boot_timeout" = "60"
				device pnp ca2.0 on end	# IPMI KCS
			end
			chip superio/common
				device pnp 2e.0 on
					chip superio/aspeed/ast2400
						device pnp 2e.2 on	# SUART1
							io 0x60 = 0x3f8
							irq 0x70 = 4
							drq 0xf0 = 0x00
						end
						device pnp 2e.3 on	# SUART2
							io 0x60 = 0x2f8
							irq 0x70 = 3
							drq 0xf0 = 0x00
						end
						device pnp 2e.4 on	# SWC
							io 0x60 = 0xa00
							io 0x62 = 0xa10
							io 0x64 = 0xa20
							io 0x66 = 0xa30
							irq 0x70 = 0x00
						end
						device pnp 2e.5 off end	# KBC
						device pnp 2e.7 on	# GPIO
							irq 0x70 = 0x00
						end
						device pnp 2e.b off end	# SUART3
						device pnp 2e.c off end	# SUART4
						device pnp 2e.d on	# iLPC2AHB
							irq 0x70 = 0x00
						end
						device pnp 2e.e on	# Mailbox
							io 0x60 = 0xa40
							irq 0x70 = 0x00
						end
					end
				end
			end
		end
	end
end