summaryrefslogtreecommitdiff
path: root/src/mainboard/supermicro/x10slm-f/devicetree.cb
blob: 479de3f815bcdb4d8c7cf176592c61c499721d11 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
## SPDX-License-Identifier: GPL-2.0-or-later

chip northbridge/intel/haswell
	register "spd_addresses" = "{0x50, 0x51, 0x52, 0x53}"

	chip cpu/intel/haswell
		device cpu_cluster 0 on ops haswell_cpu_bus_ops end
	end

	device domain 0 on
		ops haswell_pci_domain_ops
		subsystemid 0x15d9 0x0803 inherit

		device pci 00.0 on  end # Host bridge
		device pci 01.0 on  end # PEG 10
		device pci 01.1 on  end # PEG 11
		device pci 02.0 off end # IGD
		device pci 03.0 off end # Mini-HD audio

		chip southbridge/intel/lynxpoint
			register "sata_port_map" = "0x3f"

			register "gen1_dec" = "0x00000295" # Super I/O HWM

			device pci 14.0 on  end # xHCI controller
			device pci 16.0 on  end # Management Engine interface 1
			device pci 16.1 on  end # Management Engine interface 2
			device pci 16.2 off end # Management Engine IDE-R
			device pci 16.3 off end # Management Engine KT
			device pci 19.0 off end # Intel Gigabit Ethernet
			device pci 1a.0 on  end # EHCI controller 2
			device pci 1b.0 off end # HD audio controller
			device pci 1c.0 on      # PCIe root port 1
				device pci 00.0 on # ASPEED PCI-to-PCI bridge
					device pci 00.0 on end # VGA controller
				end
			end
			device pci 1c.1 off end # PCIe root port 2
			device pci 1c.2 on      # PCIe root port 3
				device pci 00.0 on # Intel I210 Gigabit Ethernet
					subsystemid 0x15d9 0x1533
				end
			end
			device pci 1c.3 on      # PCIe root port 4
				device pci 00.0 on # Intel I210 Gigabit Ethernet
					subsystemid 0x15d9 0x1533
				end
			end
			device pci 1c.4 on  end # PCIe root port 5
			device pci 1c.5 off end # PCIe root port 6
			device pci 1c.6 off end # PCIe root port 7
			device pci 1c.7 off end # PCIe root port 8
			device pci 1d.0 on  end # EHCI controller 1
			device pci 1f.0 on      # LPC bridge
				chip superio/nuvoton/nct6776
					device pnp 2e.0   off end # Floppy
					device pnp 2e.1   off end # Parallel
					device pnp 2e.2   on      # UART A
						io  0x60 = 0x03f8
						irq 0x70 = 4
					end
					device pnp 2e.3   on      # UART B
						io  0x60 = 0x02f8
						irq 0x70 = 3
					end
					device pnp 2e.5   off end # PS/2 KBC
					device pnp 2e.6   off end # CIR
					device pnp 2e.7   off end # GPIO8
					device pnp 2e.107 off end # GPIO9
					device pnp 2e.8   off end # WDT
					device pnp 2e.108 off end # GPIO0
					device pnp 2e.208 off end # GPIOA
					device pnp 2e.308 off end # GPIO base
					device pnp 2e.109 off end # GPIO1
					device pnp 2e.209 off end # GPIO2
					device pnp 2e.309 off end # GPIO3
					device pnp 2e.409 off end # GPIO4
					device pnp 2e.509 off end # GPIO5
					device pnp 2e.609 off end # GPIO6
					device pnp 2e.709 off end # GPIO7
					device pnp 2e.a   off end # ACPI
					device pnp 2e.b   on      # HWM, LED
						io  0x60 = 0x0290
						io  0x62 = 0
						irq 0x70 = 0
					end
					device pnp 2e.d   off end # VID
					device pnp 2e.e   off end # CIR wake-up
					device pnp 2e.f   off end # GPIO PP/OD
					device pnp 2e.14  off end # SVID
					device pnp 2e.16  off end # Deep sleep
					device pnp 2e.17  off end # GPIOA
				end
			end
			device pci 1f.2 on  end # SATA controller 1
			device pci 1f.3 on  end # SMBus
			device pci 1f.5 off end # SATA controller 2
			device pci 1f.6 on  end # PCH thermal sensor
		end
	end
end