aboutsummaryrefslogtreecommitdiff
path: root/src/cpu/intel/model_2065x/Makefile.inc
blob: cdf9fed3e20d1cb2b5ee6ea22e776d74bca44450 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
ramstage-y += model_2065x_init.c
subdirs-y += ../../x86/name
subdirs-y += ../../x86/cache
subdirs-y += ../../x86/mtrr
subdirs-y += ../../x86/lapic
subdirs-y += ../../x86/tsc
subdirs-y += ../../intel/turbo
subdirs-y += ../../intel/microcode
subdirs-y += ../../x86/smm
subdirs-y += ../smm/gen1

ramstage-y += tsc_freq.c
romstage-y += tsc_freq.c
smm-$(CONFIG_HAVE_SMI_HANDLER) += tsc_freq.c

ramstage-y += acpi.c

smm-$(CONFIG_HAVE_SMI_HANDLER) += finalize.c

cpu_microcode_bins += 3rdparty/blobs/cpu/intel/model_2065x/microcode.bin

cpu_incs-y += $(src)/cpu/intel/model_2065x/cache_as_ram.inc
romstage-y += ../car/romstage.c