aboutsummaryrefslogtreecommitdiff
path: root/src/soc/intel/xeon_sp/reset.c
diff options
context:
space:
mode:
Diffstat (limited to 'src/soc/intel/xeon_sp/reset.c')
-rw-r--r--src/soc/intel/xeon_sp/reset.c24
1 files changed, 24 insertions, 0 deletions
diff --git a/src/soc/intel/xeon_sp/reset.c b/src/soc/intel/xeon_sp/reset.c
new file mode 100644
index 0000000000..80a452b870
--- /dev/null
+++ b/src/soc/intel/xeon_sp/reset.c
@@ -0,0 +1,24 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2019 - 2020 Intel Corporation
+ * Copyright (C) 2019 - 2020 Facebook Inc
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+ * GNU General Public License for more details.
+ */
+
+#include <console/console.h>
+#include <fsp/util.h>
+
+void chipset_handle_reset(uint32_t status)
+{
+ die("Reset not implemented!\n");
+}