diff options
-rw-r--r-- | src/mainboard/intel/adlrvp/devicetree.cb | 2 | ||||
-rw-r--r-- | src/mainboard/intel/adlrvp/devicetree_m.cb | 2 | ||||
-rw-r--r-- | src/mainboard/msi/ms7d25/devicetree.cb | 2 | ||||
-rw-r--r-- | src/mainboard/msi/ms7e06/devicetree.cb | 2 |
4 files changed, 4 insertions, 4 deletions
diff --git a/src/mainboard/intel/adlrvp/devicetree.cb b/src/mainboard/intel/adlrvp/devicetree.cb index 95b006e2f6..a6bad136b6 100644 --- a/src/mainboard/intel/adlrvp/devicetree.cb +++ b/src/mainboard/intel/adlrvp/devicetree.cb @@ -83,7 +83,7 @@ chip soc/intel/alderlake }" # Hybrid storage mode - register "hybrid_storage_mode" = "1" + register "hybrid_storage_mode" = "true" # Enable CPU PCIE RP 1 using CLK 0 register "cpu_pcie_rp[CPU_RP(1)]" = "{ diff --git a/src/mainboard/intel/adlrvp/devicetree_m.cb b/src/mainboard/intel/adlrvp/devicetree_m.cb index 0b3a3efea0..922b673ce2 100644 --- a/src/mainboard/intel/adlrvp/devicetree_m.cb +++ b/src/mainboard/intel/adlrvp/devicetree_m.cb @@ -76,7 +76,7 @@ chip soc/intel/alderlake }" # Hybrid storage mode - register "hybrid_storage_mode" = "1" + register "hybrid_storage_mode" = "true" # Enable CPU PCIE RP 1 using CLK 0 register "cpu_pcie_rp[CPU_RP(1)]" = "{ diff --git a/src/mainboard/msi/ms7d25/devicetree.cb b/src/mainboard/msi/ms7d25/devicetree.cb index e87467913f..d22cd92a18 100644 --- a/src/mainboard/msi/ms7d25/devicetree.cb +++ b/src/mainboard/msi/ms7d25/devicetree.cb @@ -82,7 +82,7 @@ chip soc/intel/alderlake [DDI_PORT_4] = DDI_ENABLE_HPD, }" - register "hybrid_storage_mode" = "1" + register "hybrid_storage_mode" = "true" register "dmi_power_optimize_disable" = "1" # FIVR configuration diff --git a/src/mainboard/msi/ms7e06/devicetree.cb b/src/mainboard/msi/ms7e06/devicetree.cb index 738c8a3030..298e9b01fe 100644 --- a/src/mainboard/msi/ms7e06/devicetree.cb +++ b/src/mainboard/msi/ms7e06/devicetree.cb @@ -12,7 +12,7 @@ chip soc/intel/alderlake register "pmc_gpe0_dw1" = "GPP_VPGIO" register "pmc_gpe0_dw2" = "GPD" - register "hybrid_storage_mode" = "1" + register "hybrid_storage_mode" = "true" register "dmi_power_optimize_disable" = "1" # FIVR configuration |