diff options
author | Peter Stuge <peter@stuge.se> | 2009-01-26 03:08:45 +0000 |
---|---|---|
committer | Peter Stuge <peter@stuge.se> | 2009-01-26 03:08:45 +0000 |
commit | 36b3932f994bce7cb38d1b3bec9e25f6a346294b (patch) | |
tree | 592853b6f97b7906f4d1c1ad0c2bf8438bef29c6 /util | |
parent | 8991302f5450fd1a02eb107a6a0fc491cc437c8c (diff) |
flashrom: Winbond SuperIO SPI driver.
Developed and tested to work on Intel D201GLY in July 2008.
Tested by a helpful person on IRC whose name I've since forgotten. Sorry!
Signed-off-by: Peter Stuge <peter@stuge.se>
Acked-by: Ward Vandewege <ward@gnu.org>
git-svn-id: svn://svn.coreboot.org/coreboot/trunk@3910 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
Diffstat (limited to 'util')
-rw-r--r-- | util/flashrom/Makefile | 2 | ||||
-rw-r--r-- | util/flashrom/flash.h | 9 | ||||
-rw-r--r-- | util/flashrom/spi.c | 9 | ||||
-rw-r--r-- | util/flashrom/wbsio_spi.c | 201 |
4 files changed, 218 insertions, 3 deletions
diff --git a/util/flashrom/Makefile b/util/flashrom/Makefile index 86f91d4a34..4388b53f40 100644 --- a/util/flashrom/Makefile +++ b/util/flashrom/Makefile @@ -34,7 +34,7 @@ OBJS = chipset_enable.o board_enable.o udelay.o jedec.o stm50flw0x0x.o \ w49f002u.o 82802ab.o pm49fl00x.o sst49lf040.o en29f002a.o \ sst49lfxxxc.o sst_fwhub.o layout.o cbtable.o flashchips.o physmap.o \ flashrom.o w39v080fa.o sharplhf00l04.o w29ee011.o spi.o it87spi.o \ - ichspi.o w39v040c.o sb600spi.o + ichspi.o w39v040c.o sb600spi.o wbsio_spi.o all: pciutils dep $(PROGRAM) diff --git a/util/flashrom/flash.h b/util/flashrom/flash.h index 317155a340..0099b1484c 100644 --- a/util/flashrom/flash.h +++ b/util/flashrom/flash.h @@ -474,7 +474,8 @@ typedef enum { BUS_TYPE_ICH9_SPI, BUS_TYPE_IT87XX_SPI, BUS_TYPE_SB600_SPI, - BUS_TYPE_VIA_SPI + BUS_TYPE_VIA_SPI, + BUS_TYPE_WBSIO_SPI } flashbus_t; extern flashbus_t flashbus; @@ -647,6 +648,12 @@ int probe_w29ee011(struct flashchip *flash); /* w49f002u.c */ int write_49f002(struct flashchip *flash, uint8_t *buf); +/* wbsio_spi.c */ +int wbsio_check_for_spi(const char *name); +int wbsio_spi_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr); +int wbsio_spi_read(struct flashchip *flash, uint8_t *buf); +int wbsio_spi_write(struct flashchip *flash, uint8_t *buf); + /* stm50flw0x0x.c */ int probe_stm50flw0x0x(struct flashchip *flash); int erase_stm50flw0x0x(struct flashchip *flash); diff --git a/util/flashrom/spi.c b/util/flashrom/spi.c index 8a7b79fdcf..affc41f1cd 100644 --- a/util/flashrom/spi.c +++ b/util/flashrom/spi.c @@ -44,6 +44,8 @@ int spi_command(unsigned int writecnt, unsigned int readcnt, return ich_spi_command(writecnt, readcnt, writearr, readarr); case BUS_TYPE_SB600_SPI: return sb600_spi_command(writecnt, readcnt, writearr, readarr); + case BUS_TYPE_WBSIO_SPI: + return wbsio_spi_command(writecnt, readcnt, writearr, readarr); default: printf_debug ("%s called, but no SPI chipset/strapping detected\n", @@ -160,6 +162,7 @@ int probe_spi_rdid4(struct flashchip *flash) case BUS_TYPE_ICH9_SPI: case BUS_TYPE_VIA_SPI: case BUS_TYPE_SB600_SPI: + case BUS_TYPE_WBSIO_SPI: return probe_spi_rdid_generic(flash, 4); default: printf_debug("4b ID not supported on this SPI controller\n"); @@ -229,7 +232,7 @@ int probe_spi_res(struct flashchip *flash) uint8_t spi_read_status_register() { const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR }; - unsigned char readarr[JEDEC_RDSR_INSIZE]; + unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */ /* Read Status Register */ if (flashbus == BUS_TYPE_SB600_SPI) { @@ -555,6 +558,8 @@ int spi_chip_read(struct flashchip *flash, uint8_t *buf) case BUS_TYPE_ICH9_SPI: case BUS_TYPE_VIA_SPI: return ich_spi_read(flash, buf); + case BUS_TYPE_WBSIO_SPI: + return wbsio_spi_read(flash, buf); default: printf_debug ("%s called, but no SPI chipset/strapping detected\n", @@ -575,6 +580,8 @@ int spi_chip_write(struct flashchip *flash, uint8_t *buf) case BUS_TYPE_ICH9_SPI: case BUS_TYPE_VIA_SPI: return ich_spi_write(flash, buf); + case BUS_TYPE_WBSIO_SPI: + return wbsio_spi_write(flash, buf); default: printf_debug ("%s called, but no SPI chipset/strapping detected\n", diff --git a/util/flashrom/wbsio_spi.c b/util/flashrom/wbsio_spi.c new file mode 100644 index 0000000000..5ad945549d --- /dev/null +++ b/util/flashrom/wbsio_spi.c @@ -0,0 +1,201 @@ +/* + * This file is part of the flashrom project. + * + * Copyright (C) 2008 Peter Stuge <peter@stuge.se> + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License as published by + * the Free Software Foundation; version 2 of the License. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA + */ + +#include <stdio.h> +#include <pci/pci.h> +#include <stdint.h> +#include <string.h> +#include "flash.h" +#include "spi.h" + +#define WBSIO_PORT1 0x2e +#define WBSIO_PORT2 0x4e + +static uint16_t wbsio_spibase = 0; + +static uint16_t wbsio_get_spibase(uint16_t port) { + uint8_t id; + uint16_t flashport = 0; + + w836xx_ext_enter(port); + id = wbsio_read(port, 0x20); + if(id != 0xa0) { + fprintf(stderr, "\nW83627 not found at 0x%x, id=0x%02x want=0xa0.\n", port, id); + goto done; + } + + if (0 == (wbsio_read(port, 0x24) & 2)) { + fprintf(stderr, "\nW83627 found at 0x%x, but SPI pins are not enabled. (CR[0x24] bit 1=0)\n", port); + goto done; + } + + wbsio_write(port, 0x07, 0x06); + if (0 == (wbsio_read(port, 0x30) & 1)) { + fprintf(stderr, "\nW83627 found at 0x%x, but SPI is not enabled. (LDN6[0x30] bit 0=0)\n", port); + goto done; + } + + flashport = (wbsio_read(port, 0x62) << 8) | wbsio_read(port, 0x63); + +done: + w836xx_ext_leave(port); + return flashport; +} + +int wbsio_check_for_spi(const char *name) { + if (0 == (wbsio_spibase = wbsio_get_spibase(WBSIO_PORT1))) + if (0 == (wbsio_spibase = wbsio_get_spibase(WBSIO_PORT2))) + return 1; + + printf_debug("\nwbsio_spibase = 0x%x\n", wbsio_spibase); + flashbus = BUS_TYPE_WBSIO_SPI; + return 0; +} + +/* W83627DHG has 11 command modes: + * 1=1 command only + * 2=1 command+1 data write + * 3=1 command+2 data read + * 4=1 command+3 address + * 5=1 command+3 address+1 data write + * 6=1 command+3 address+4 data write + * 7=1 command+3 address+1 dummy address inserted by wbsio+4 data read + * 8=1 command+3 address+1 data read + * 9=1 command+3 address+2 data read + * a=1 command+3 address+3 data read + * b=1 command+3 address+4 data read + * + * mode[7:4] holds the command mode + * mode[3:0] holds SPI address bits [19:16] + * + * The Winbond SPI master only supports 20 bit addresses on the SPI bus. :\ + * Would one more byte of RAM in the chip (to get all 24 bits) really make + * such a big difference? + */ +int wbsio_spi_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr) { + int i; + uint8_t mode = 0; + + printf_debug("%s:", __func__); + + if (1 == writecnt && 0 == readcnt) { + mode = 0x10; + } else if (2 == writecnt && 0 == readcnt) { + OUTB(writearr[1], wbsio_spibase + 4); + printf_debug(" data=0x%02x", writearr[1]); + mode = 0x20; + } else if (1 == writecnt && 2 == readcnt) { + mode = 0x30; + } else if (4 == writecnt && 0 == readcnt) { + printf_debug(" addr=0x%02x", (writearr[1] & 0x0f)); + for (i = 2; i < writecnt; i++) { + OUTB(writearr[i], wbsio_spibase + i); + printf_debug("%02x", writearr[i]); + } + mode = 0x40 | (writearr[1] & 0x0f); + } else if (5 == writecnt && 0 == readcnt) { + printf_debug(" addr=0x%02x", (writearr[1] & 0x0f)); + for (i = 2; i < 4; i++) { + OUTB(writearr[i], wbsio_spibase + i); + printf_debug("%02x", writearr[i]); + } + OUTB(writearr[i], wbsio_spibase + i); + printf_debug(" data=0x%02x", writearr[i]); + mode = 0x50 | (writearr[1] & 0x0f); + } else if (8 == writecnt && 0 == readcnt) { + printf_debug(" addr=0x%02x", (writearr[1] & 0x0f)); + for (i = 2; i < 4; i++) { + OUTB(writearr[i], wbsio_spibase + i); + printf_debug("%02x", writearr[i]); + } + printf_debug(" data=0x"); + for (; i < writecnt; i++) { + OUTB(writearr[i], wbsio_spibase + i); + printf_debug("%02x", writearr[i]); + } + mode = 0x60 | (writearr[1] & 0x0f); + } else if (5 == writecnt && 4 == readcnt) { + /* XXX: TODO not supported by flashrom infrastructure! + * This mode, 7, discards the fifth byte in writecnt, + * but since we can not express that in flashrom, fail + * the operation for now. + */ + ; + } else if (4 == writecnt && readcnt >= 1 && readcnt <= 4) { + printf_debug(" addr=0x%02x", (writearr[1] & 0x0f)); + for (i = 2; i < writecnt; i++) { + OUTB(writearr[i], wbsio_spibase + i); + printf_debug("%02x", writearr[i]); + } + mode = ((7 + readcnt) << 4) | (writearr[1] & 0x0f); + } + printf_debug(" cmd=%02x mode=%02x\n", writearr[0], mode); + + if (!mode) { + fprintf(stderr, "%s: unsupported command type wr=%d rd=%d\n", + __func__, writecnt, readcnt); + return 1; + } + + OUTB(writearr[0], wbsio_spibase); + OUTB(mode, wbsio_spibase + 1); + myusec_delay(10); + + if (!readcnt) + return 0; + + printf_debug("%s: returning data =", __func__); + for (i = 0; i < readcnt; i++) { + readarr[i] = INB(wbsio_spibase + 4 + i); + printf_debug(" 0x%02x", readarr[i]); + } + printf_debug("\n"); + return 0; +} + +int wbsio_spi_read(struct flashchip *flash, uint8_t *buf) { + int size = flash->total_size * 1024; + + if (flash->total_size > 1024) { + fprintf(stderr, "%s: Winbond saved on 4 register bits so max chip size is 1024 KB!\n", __func__); + return 1; + } + + memcpy(buf, (const char *)flash->virtual_memory, size); + return 0; +} + +int wbsio_spi_write(struct flashchip *flash, uint8_t *buf) { + int pos, size = flash->total_size * 1024; + + if (flash->total_size > 1024) { + fprintf(stderr, "%s: Winbond saved on 4 register bits so max chip size is 1024 KB!\n", __func__); + return 1; + } + + flash->erase(flash); + spi_write_enable(); + for (pos = 0; pos < size; pos++) { + spi_byte_program(pos, buf[pos]); + while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP) + myusec_delay(10); + } + spi_write_disable(); + return 0; +} |