summaryrefslogtreecommitdiff
path: root/util/post/post.c
diff options
context:
space:
mode:
authorMarshall Dawson <marshalldawson3rd@gmail.com>2016-10-08 09:12:27 -0600
committerMartin Roth <martinroth@google.com>2016-11-02 18:39:10 +0100
commitc56a558c18c7599d37a0f119b0a51c46cf274c32 (patch)
tree6c571749f812459921a04c5e31162c75ecc2e41c /util/post/post.c
parentade7800ec62ffed51efaaf46dad6cd2cf1148725 (diff)
northbridge/amd: Modify 00670F00 chip.h to match DCT
The Stoney device supports only a single channel of DRAM with two DIMMs. Correct the dimmensions of the SPD lookup array. Original-Signed-off-by: Marshall Dawson <marshalldawson3rd@gmail.com> Original-Reviewed-by: <marcj303@gmail.com> (cherry picked from commit 54a5e4a7092b77cca90894e86387f719fa3aa2c8) Change-Id: Ib776133e411d483bb5b7e3c070199befc631d209 Signed-off-by: Marc Jones <marcj303@gmail.com> Reviewed-on: https://review.coreboot.org/17145 Tested-by: build bot (Jenkins) Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org>
Diffstat (limited to 'util/post/post.c')
0 files changed, 0 insertions, 0 deletions