aboutsummaryrefslogtreecommitdiff
path: root/src/vendorcode/siemens
diff options
context:
space:
mode:
authorRizwan Qureshi <rizwan.qureshi@intel.com>2022-11-07 13:25:10 +0530
committerFelix Held <felix-coreboot@felixheld.de>2022-11-17 13:21:23 +0000
commit08c77dadf359d42ef99e86647b7b4c73c3cc9f0e (patch)
treed11e8cab7262203fdd4c08f203fb50a9720aea0e /src/vendorcode/siemens
parentfda7d07b7bdb044b127ae0199af3e4c5c9401ad1 (diff)
soc/intel/alderlake: Update ME HFSTS register definition
Update Alder Lake CSME HFSTS registers definitions as per Intel doc #627331 revision 1.0.0, section 3.4.8. Follow up CLs will use the bit definitions for performing various checks. TEST=build and boot nivviks platform Signed-off-by: Rizwan Qureshi <rizwan.qureshi@intel.com> Change-Id: I9aeee7a3b41ad59c03391207930a253ffff19ae5 Reviewed-on: https://review.coreboot.org/c/coreboot/+/69286 Reviewed-by: Sridhar Siricilla <sridhar.siricilla@intel.com> Reviewed-by: Eric Lai <eric_lai@quanta.corp-partner.google.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/vendorcode/siemens')
0 files changed, 0 insertions, 0 deletions