diff options
author | Tao Xia <xiatao5@huaqin.corp-partner.google.com> | 2020-12-08 14:43:31 +0800 |
---|---|---|
committer | Hung-Te Lin <hungte@chromium.org> | 2020-12-21 02:37:39 +0000 |
commit | f20151dfaa4ffbee9b58aa86d77320c45bd81707 (patch) | |
tree | 41c6d05706cf59bc1efa3f8750c6814301327dff /src/superio/nuvoton/nct6779d | |
parent | 8dad8248d46e6c5d4b4708cff93789719ca7c4ee (diff) |
mb/google/dedede/var/storo: Generate SPD ID for supported memory parts
Add supported memory parts in the mem_parts_used.txt and generate the
SPD ID for the memory parts. The memory parts being added are:
MT53E512M32D2NP-046 WT:E
H9HCNNNBKMMLXR-NEE
MT53E1G32D2NP-046 WT:A
H9HCNNNCPMMLXR-NEE
BUG=None
TEST=Build the storo board.
Signed-off-by: Tao Xia <xiatao5@huaqin.corp-partner.google.com>
Change-Id: Ifd935865927bb9fccf95eb4924ca6986d0c19442
Reviewed-on: https://review.coreboot.org/c/coreboot/+/48447
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Paul Fagerburg <pfagerburg@chromium.org>
Reviewed-by: Xuxin Xiong <xuxinxiong@huaqin.corp-partner.google.com>
Reviewed-by: Karthik Ramasubramanian <kramasub@google.com>
Diffstat (limited to 'src/superio/nuvoton/nct6779d')
0 files changed, 0 insertions, 0 deletions