summaryrefslogtreecommitdiff
path: root/src/superio/nsc/pc87384
diff options
context:
space:
mode:
authorFelix Held <felix-coreboot@felixheld.de>2023-04-19 21:13:15 +0200
committerFelix Held <felix-coreboot@felixheld.de>2023-04-20 21:16:11 +0000
commit4f02875e01dbfd6d818037b957663f0fd97be50e (patch)
tree071a45f9d76113783742bed052c79b0ddca42830 /src/superio/nsc/pc87384
parent6e2c28fb8947a21ac8940170cedf3244115db763 (diff)
soc/amd/phoenix/include/soc/pci_devs: update defines to match the PPR
Parts of this file were still a copy of the file from the Mendocino SoC, so update the file to match the PPR #57019 Rev 3.03 and the chipset devicetree of the Phoenix SoC. Phoenix has 4 GFX/GPP PCIe bridges/ports, the numbering scheme of the GPP PCIe bridges/ports was changed so that the numbers match the device and function numbers, and there are new device functions for the IPU and the USB4 controller and router devices. Signed-off-by: Felix Held <felix-coreboot@felixheld.de> Change-Id: Ie9429c03839bb0199a04cd6cafe9a955ebdacc91 Reviewed-on: https://review.coreboot.org/c/coreboot/+/74565 Reviewed-by: Matt DeVillier <matt.devillier@amd.corp-partner.google.com> Reviewed-by: Fred Reitberger <reitbergerfred@gmail.com> Reviewed-by: Raul Rangel <rrangel@chromium.org> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/superio/nsc/pc87384')
0 files changed, 0 insertions, 0 deletions