diff options
author | Dave Frodin <dave.frodin@se-eng.com> | 2013-04-17 18:21:09 -0600 |
---|---|---|
committer | Ronald G. Minnich <rminnich@gmail.com> | 2013-04-18 18:35:12 +0200 |
commit | 8a6f7a77f3ab169480b8d22caf1a8d70e3188c62 (patch) | |
tree | 499cc3e546a211f04fbd84519c5dd2be72fdb9de /src/southbridge/nvidia/mcp55/ht.c | |
parent | 6ceed0929d1e11c9d8807427750bb6e4f14806fd (diff) |
AMD/SB800: Define the GPP PCIe lane distribution
Commit 23023a5 correctly enabled the SB800 GPP PCIe ports but didn't
distribute the 4 GPP PCIe lanes amongst the enabled PCIe ports.
This fix was verified by openvoid on a AsRock E350M1 motherboard.
Change-Id: I0116c5f518e0d000be609013446e53da4112f586
Signed-off-by: Dave Frodin <dave.frodin@se-eng.com>
Reviewed-on: http://review.coreboot.org/3104
Tested-by: build bot (Jenkins)
Reviewed-by: Ronald G. Minnich <rminnich@gmail.com>
Diffstat (limited to 'src/southbridge/nvidia/mcp55/ht.c')
0 files changed, 0 insertions, 0 deletions