summaryrefslogtreecommitdiff
path: root/src/southbridge/intel/i82801ex/ehci.c
diff options
context:
space:
mode:
authorPatrick Rudolph <siro@das-labor.org>2017-04-12 16:55:32 +0200
committerMartin Roth <martinroth@google.com>2017-05-01 16:23:28 +0200
commit281ccca373c3b7c96452f35815fcf11274678117 (patch)
treef4467013814649bdaf7a0f83c0d9137665d841ee /src/southbridge/intel/i82801ex/ehci.c
parent2be2840a1da29ed50b6eba6c2b7ba68579782a91 (diff)
nb/intel/sandybridge/gma: Set up OpRegion in nb code
Set up IGD OpRegion in northbridge and fill in GNVS' aslb. At this point GNVS already has been set up by SSDT injection. Required for future VBT patches that will: * Use ACPI memory instead of CBMEM * Use common implementation to locate VBT * Fill in platform specific values Change-Id: I97c3402ac055991350732e55b0dda042b426c080 Signed-off-by: Patrick Rudolph <siro@das-labor.org> Reviewed-on: https://review.coreboot.org/19310 Tested-by: build bot (Jenkins) Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Diffstat (limited to 'src/southbridge/intel/i82801ex/ehci.c')
0 files changed, 0 insertions, 0 deletions