summaryrefslogtreecommitdiff
path: root/src/soc
diff options
context:
space:
mode:
authorMarc Jones <marcjones@sysproconsulting.com>2020-09-23 19:54:18 -0600
committerMarc Jones <marc@marcjonesconsulting.com>2020-10-06 15:16:13 +0000
commitc1ba1d1e15d071ddc695081ae542bd698a2ace91 (patch)
tree9eb93cb385d11e1ea7bd1924de64739006cc5df7 /src/soc
parentefb583a6e9cc7d0fd3ec133763df6a1abe2be137 (diff)
soc/intel/xeon_sp/acpi: Break out the ACPI PCH IRQ ASL
Continue separating the CPU from the PCH. Move the PCH IRQ ASL from the uncore_irq.asl to a new file, pch_irq.asl. Change-Id: Iaf8ae87ecc9f8365cc093516f15d9c5a31c7d1d5 Signed-off-by: Marc Jones <marcjones@sysproconsulting.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/45839 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Angel Pons <th3fanbus@gmail.com>
Diffstat (limited to 'src/soc')
-rw-r--r--src/soc/intel/xeon_sp/acpi/pch_irq.asl210
-rw-r--r--src/soc/intel/xeon_sp/acpi/uncore.asl1
-rw-r--r--src/soc/intel/xeon_sp/acpi/uncore_irq.asl201
3 files changed, 214 insertions, 198 deletions
diff --git a/src/soc/intel/xeon_sp/acpi/pch_irq.asl b/src/soc/intel/xeon_sp/acpi/pch_irq.asl
new file mode 100644
index 0000000000..f36968f9cd
--- /dev/null
+++ b/src/soc/intel/xeon_sp/acpi/pch_irq.asl
@@ -0,0 +1,210 @@
+/* SPDX-License-Identifier: GPL-2.0-only */
+
+#include <soc/acpi_asl.h>
+
+/*
+ * PCH devices PCI interrupt routing packages.
+ *
+ * Note: The PCH routing PR10-PR68 and AR10-AR68 are defined in uncore_irq.asl
+ *
+ * See ACPI spec 6.2.13 _PRT (PCI routing table) for details.
+ * The mapping fields ae Address, Pin, Source, Source Index.
+ */
+
+// Socket 0, IIOStack 0 device legacy interrupt routing
+Name (PR00, Package ()
+{
+ // [DMI0]: Legacy PCI Express Port 0
+ Package () { 0x0000FFFF, 0x00, LNKA, 0x00 },
+ // [CB0A]: CBDMA
+ // [CB0E]: CBDMA
+ Package () { 0x0004FFFF, 0x00, LNKA, 0x00 },
+ // [CB0B]: CBDMA
+ // [CB0F]: CBDMA
+ Package () { 0x0004FFFF, 0x01, LNKB, 0x00 },
+ // [CB0C]: CBDMA
+ // [CB0G]: CBDMA
+ Package () { 0x0004FFFF, 0x02, LNKC, 0x00 },
+ // [CB0D]: CBDMA
+ // [CB0H]: CBDMA
+ Package () { 0x0004FFFF, 0x03, LNKD, 0x00 },
+ // Uncore 0 UBOX Device
+ Package () { 0x0008FFFF, 0x00, LNKA, 0x00 },
+ Package () { 0x0008FFFF, 0x01, LNKB, 0x00 },
+ Package () { 0x0008FFFF, 0x02, LNKC, 0x00 },
+ Package () { 0x0008FFFF, 0x03, LNKD, 0x00 },
+ // [DISP]: Display Controller
+ Package () { 0x000FFFFF, 0x00, LNKA, 0x00 },
+ // [IHC1]: HECI #1
+ // [IHC3]: HECI #3
+ Package () { 0x0010FFFF, 0x00, LNKA, 0x00 },
+ // [IHC2]: HECI #2
+ Package () { 0x0010FFFF, 0x01, LNKB, 0x00 },
+ // [IIDR]: IDE-Redirection (IDE-R)
+ Package () { 0x0010FFFF, 0x02, LNKC, 0x00 },
+ // [IMKT]: Keyboard and Text (KT) Redirection
+ Package () { 0x0010FFFF, 0x03, LNKD, 0x00 },
+ // [SAT2]: sSATA Host controller 2 on PCH
+ Package () { 0x0011FFFF, 0x00, LNKA, 0x00 },
+ // // [XHCI]: xHCI controller 1 on PCH
+ Package () { 0x0014FFFF, 0x00, LNKA, 0x00 },
+ // [OTG0]: USB Device Controller (OTG) on PCH
+ Package () { 0x0014FFFF, 0x01, LNKB, 0x00 },
+ // [TERM]: Thermal Subsystem on PCH
+ Package () { 0x0014FFFF, 0x02, LNKC, 0x00 },
+ // [CAMR]: Camera IO Host Controller on PCH
+ Package () { 0x0014FFFF, 0x03, LNKD, 0x00 },
+ // [HEC1]: HECI #1 on PCH
+ // [HEC3]: HECI #3 on PCH
+ Package () { 0x0016FFFF, 0x00, LNKA, 0x00 },
+ // [HEC2]: HECI #2 on PCH
+ Package () { 0x0016FFFF, 0x01, LNKB, 0x00 },
+ // [IDER]: ME IDE redirect on PCH
+ Package () { 0x0016FFFF, 0x02, LNKC, 0x00 },
+ // [MEKT]: MEKT on PCH
+ Package () { 0x0016FFFF, 0x03, LNKD, 0x00 },
+ // [SAT1]: SATA controller 1 on PCH
+ Package () { 0x0017FFFF, 0x00, LNKA, 0x00 },
+ // [NAN1]: NAND Cycle Router on PCH
+ Package () { 0x0018FFFF, 0x00, LNKA, 0x00 },
+ // [RP17]: PCIE PCH Root Port #17
+ Package () { 0x001BFFFF, 0x00, LNKA, 0x00 },
+ // [RP18]: PCIE PCH Root Port #18
+ Package () { 0x001BFFFF, 0x01, LNKB, 0x00 },
+ // [RP19]: PCIE PCH Root Port #19
+ Package () { 0x001BFFFF, 0x02, LNKC, 0x00 },
+ // [RP20]: PCIE PCH Root Port #20
+ Package () { 0x001BFFFF, 0x03, LNKD, 0x00 },
+ // [RP01]: PCIE PCH Root Port #1
+ // [RP05]: PCIE PCH Root Port #5
+ Package () { 0x001CFFFF, 0x00, LNKA, 0x00 },
+ // [RP02]: PCIE PCH Root Port #2
+ // [RP06]: PCIE PCH Root Port #6
+ Package () { 0x001CFFFF, 0x01, LNKB, 0x00 },
+ // [RP03]: PCIE PCH Root Port #3
+ // [RP07]: PCIE PCH Root Port #7
+ Package () { 0x001CFFFF, 0x02, LNKC, 0x00 },
+ // [RP04]: PCIE PCH Root Port #4
+ // [RP08]: PCIE PCH Root Port #8
+ Package () { 0x001CFFFF, 0x03, LNKD, 0x00 },
+ // [RP09]: PCIE PCH Root Port #9
+ // [RP13]: PCIE PCH Root Port #13
+ Package () { 0x001DFFFF, 0x00, LNKA, 0x00 },
+ // [RP10]: PCIE PCH Root Port #10
+ // [RP14]: PCIE PCH Root Port #14
+ Package () { 0x001DFFFF, 0x01, LNKB, 0x00 },
+ // [RP11]: PCIE PCH Root Port #11
+ // [RP15]: PCIE PCH Root Port #15
+ Package () { 0x001DFFFF, 0x02, LNKC, 0x00 },
+ // [RP12]: PCIE PCH Root Port #12
+ // [RP16]: PCIE PCH Root Port #16
+ Package () { 0x001DFFFF, 0x03, LNKD, 0x00 },
+ // [UAR0]: UART #0 on PCH
+ Package () { 0x001EFFFF, 0x02, LNKC, 0x00 },
+ // [UAR1]: UART #1 on PCH
+ Package () { 0x001EFFFF, 0x03, LNKD, 0x00 },
+ // [CAVS]: HD Audio Subsystem Controller on PCH
+ // [SMBS]: SMBus controller on PCH
+ // [GBE1]: GbE Controller on PCH
+ // [NTPK]: Northpeak Controller on PCH
+ Package () { 0x001FFFFF, 0x00, LNKA, 0x00 },
+})
+
+// Socket 0, IIOStack 0 device IOAPIC interrupt routing
+Name (AR00, Package ()
+{
+ // [DMI0]: Legacy PCI Express Port 0
+ Package () { 0x0000FFFF, 0x00, 0x00, 0x1F },
+ // [CB0A]: CB3DMA
+ // [CB0E]: CB3DMA
+ Package () { 0x0004FFFF, 0x00, 0x00, 0x1A },
+ // [CB0B]: CB3DMA
+ // [CB0F]: CB3DMA
+ Package () { 0x0004FFFF, 0x01, 0x00, 0x1B },
+ // [CB0C]: CB3DMA
+ // [CB0G]: CB3DMA
+ Package () { 0x0004FFFF, 0x02, 0x00, 0x1A },
+ // [CB0D]: CB3DMA
+ // [CB0H]: CB3DMA
+ Package () { 0x0004FFFF, 0x03, 0x00, 0x1B },
+ // [UBX0]: Uncore 0 UBOX Device
+ Package () { 0x0008FFFF, 0x00, 0x00, 0x18 },
+ Package () { 0x0008FFFF, 0x01, 0x00, 0x1C },
+ Package () { 0x0008FFFF, 0x02, 0x00, 0x1D },
+ Package () { 0x0008FFFF, 0x03, 0x00, 0x1E },
+ // [DISP]: Display Controller
+ Package () { 0x000FFFFF, 0x00, 0x00, 0x10 },
+ // [IHC1]: HECI #1
+ // [IHC3]: HECI #3
+ Package () { 0x0010FFFF, 0x00, 0x00, 0x10 },
+ // [IHC2]: HECI #2
+ Package () { 0x0010FFFF, 0x01, 0x00, 0x11 },
+ // [IIDR]: IDE-Redirection (IDE-R)
+ Package () { 0x0010FFFF, 0x02, 0x00, 0x12 },
+ // [IMKT]: Keyboard and Text (KT) Redirection
+ Package () { 0x0010FFFF, 0x03, 0x00, 0x13 },
+ // [SAT2]: sSATA Host controller 2 on PCH
+ Package () { 0x0011FFFF, 0x00, 0x00, 0x10 },
+ // [XHCI]: xHCI controller 1 on PCH
+ Package () { 0x0014FFFF, 0x00, 0x00, 0x10 },
+ // [OTG0]: USB Device Controller (OTG) on PCH
+ Package () { 0x0014FFFF, 0x01, 0x00, 0x11 },
+ // [TERM]: Thermal Subsystem on PCH
+ Package () { 0x0014FFFF, 0x02, 0x00, 0x12 },
+ // [CAMR]: Camera IO Host Controller on PCH
+ Package () { 0x0014FFFF, 0x03, 0x00, 0x13 },
+ // [HEC1]: HECI #1 on PCH
+ // [HEC3]: HECI #3 on PCH
+ Package () { 0x0016FFFF, 0x00, 0x00, 0x10 },
+ // [HEC2]: HECI #2 on PCH
+ Package () { 0x0016FFFF, 0x01, 0x00, 0x11 },
+ // [IDER]: ME IDE redirect on PCH
+ Package () { 0x0016FFFF, 0x02, 0x00, 0x12 },
+ // [MEKT]: MEKT on PCH
+ Package () { 0x0016FFFF, 0x03, 0x00, 0x13 },
+ // [SAT1]: SATA controller 1 on PCH
+ Package () { 0x0017FFFF, 0x00, 0x00, 0x10 },
+ // [NAN1]: NAND Cycle Router on PCH
+ Package () { 0x0018FFFF, 0x00, 0x00, 0x10 },
+ // [RP17]: PCIE PCH Root Port #17
+ Package () { 0x001BFFFF, 0x00, 0x00, 0x10 },
+ // [RP18]: PCIE PCH Root Port #18
+ Package () { 0x001BFFFF, 0x01, 0x00, 0x11 },
+ // [RP19]: PCIE PCH Root Port #19
+ Package () { 0x001BFFFF, 0x02, 0x00, 0x12 },
+ // [RP20]: PCIE PCH Root Port #20
+ Package () { 0x001BFFFF, 0x03, 0x00, 0x13 },
+ // [RP01]: PCIE PCH Root Port #1
+ // [RP05]: PCIE PCH Root Port #5
+ Package () { 0x001CFFFF, 0x00, 0x00, 0x10 },
+ // [RP02]: PCIE PCH Root Port #2
+ // [RP06]: PCIE PCH Root Port #6
+ Package () { 0x001CFFFF, 0x01, 0x00, 0x11 },
+ // [RP03]: PCIE PCH Root Port #3
+ // [RP07]: PCIE PCH Root Port #7
+ Package () { 0x001CFFFF, 0x02, 0x00, 0x12 },
+ // [RP04]: PCIE PCH Root Port #4
+ // [RP08]: PCIE PCH Root Port #8
+ Package () { 0x001CFFFF, 0x03, 0x00, 0x13 },
+ // [RP09]: PCIE PCH Root Port #9
+ // [RP13]: PCIE PCH Root Port #13
+ Package () { 0x001DFFFF, 0x00, 0x00, 0x10 },
+ // [RP10]: PCIE PCH Root Port #10
+ // [RP14]: PCIE PCH Root Port #14
+ Package () { 0x001DFFFF, 0x01, 0x00, 0x11 },
+ // [RP11]: PCIE PCH Root Port #11
+ // [RP15]: PCIE PCH Root Port #15
+ Package () { 0x001DFFFF, 0x02, 0x00, 0x12 },
+ // [RP12]: PCIE PCH Root Port #12
+ // [RP16]: PCIE PCH Root Port #16
+ Package () { 0x001DFFFF, 0x03, 0x00, 0x13 },
+ // [UAR0]: UART #0 on PCH
+ Package () { 0x001EFFFF, 0x02, 0x00, 0x16 },
+ // [UAR1]: UART #1 on PCH
+ Package () { 0x001EFFFF, 0x03, 0x00, 0x17 },
+ // [CAVS]: HD Audio Subsystem Controller on PCH
+ // [SMBS]: SMBus controller on PCH
+ // [GBE1]: GbE Controller on PCH
+ // [NTPK]: Northpeak Controller on PCH
+ Package () { 0x001FFFFF, 0x00, 0x00, 0x10 },
+})
diff --git a/src/soc/intel/xeon_sp/acpi/uncore.asl b/src/soc/intel/xeon_sp/acpi/uncore.asl
index 236ae75c9e..8d178cbb6b 100644
--- a/src/soc/intel/xeon_sp/acpi/uncore.asl
+++ b/src/soc/intel/xeon_sp/acpi/uncore.asl
@@ -27,6 +27,7 @@ Scope(\)
Scope (\_SB)
{
#include "pci_irqs.asl"
+ #include "pch_irq.asl" /* TODO: Move to PCH asl. */
#include "uncore_irq.asl"
#include "iiostack.asl"
}
diff --git a/src/soc/intel/xeon_sp/acpi/uncore_irq.asl b/src/soc/intel/xeon_sp/acpi/uncore_irq.asl
index d23aa41974..e8d1b14c67 100644
--- a/src/soc/intel/xeon_sp/acpi/uncore_irq.asl
+++ b/src/soc/intel/xeon_sp/acpi/uncore_irq.asl
@@ -4,208 +4,13 @@
/*
* Uncore devices PCI interrupt routing packages.
+ *
+ * Note: The PCH routing PR00 and AR00 are defined in pch_irq.asl
+ *
* See ACPI spec 6.2.13 _PRT (PCI routing table) for details.
* The mapping fields ae Address, Pin, Source, Source Index.
*/
-// Socket 0, IIOStack 0 device legacy interrupt routing
-Name (PR00, Package ()
-{
- // [DMI0]: Legacy PCI Express Port 0
- Package () { 0x0000FFFF, 0x00, LNKA, 0x00 },
- // [CB0A]: CBDMA
- // [CB0E]: CBDMA
- Package () { 0x0004FFFF, 0x00, LNKA, 0x00 },
- // [CB0B]: CBDMA
- // [CB0F]: CBDMA
- Package () { 0x0004FFFF, 0x01, LNKB, 0x00 },
- // [CB0C]: CBDMA
- // [CB0G]: CBDMA
- Package () { 0x0004FFFF, 0x02, LNKC, 0x00 },
- // [CB0D]: CBDMA
- // [CB0H]: CBDMA
- Package () { 0x0004FFFF, 0x03, LNKD, 0x00 },
- // Uncore 0 UBOX Device
- Package () { 0x0008FFFF, 0x00, LNKA, 0x00 },
- Package () { 0x0008FFFF, 0x01, LNKB, 0x00 },
- Package () { 0x0008FFFF, 0x02, LNKC, 0x00 },
- Package () { 0x0008FFFF, 0x03, LNKD, 0x00 },
- // [DISP]: Display Controller
- Package () { 0x000FFFFF, 0x00, LNKA, 0x00 },
- // [IHC1]: HECI #1
- // [IHC3]: HECI #3
- Package () { 0x0010FFFF, 0x00, LNKA, 0x00 },
- // [IHC2]: HECI #2
- Package () { 0x0010FFFF, 0x01, LNKB, 0x00 },
- // [IIDR]: IDE-Redirection (IDE-R)
- Package () { 0x0010FFFF, 0x02, LNKC, 0x00 },
- // [IMKT]: Keyboard and Text (KT) Redirection
- Package () { 0x0010FFFF, 0x03, LNKD, 0x00 },
- // [SAT2]: sSATA Host controller 2 on PCH
- Package () { 0x0011FFFF, 0x00, LNKA, 0x00 },
- // // [XHCI]: xHCI controller 1 on PCH
- Package () { 0x0014FFFF, 0x00, LNKA, 0x00 },
- // [OTG0]: USB Device Controller (OTG) on PCH
- Package () { 0x0014FFFF, 0x01, LNKB, 0x00 },
- // [TERM]: Thermal Subsystem on PCH
- Package () { 0x0014FFFF, 0x02, LNKC, 0x00 },
- // [CAMR]: Camera IO Host Controller on PCH
- Package () { 0x0014FFFF, 0x03, LNKD, 0x00 },
- // [HEC1]: HECI #1 on PCH
- // [HEC3]: HECI #3 on PCH
- Package () { 0x0016FFFF, 0x00, LNKA, 0x00 },
- // [HEC2]: HECI #2 on PCH
- Package () { 0x0016FFFF, 0x01, LNKB, 0x00 },
- // [IDER]: ME IDE redirect on PCH
- Package () { 0x0016FFFF, 0x02, LNKC, 0x00 },
- // [MEKT]: MEKT on PCH
- Package () { 0x0016FFFF, 0x03, LNKD, 0x00 },
- // [SAT1]: SATA controller 1 on PCH
- Package () { 0x0017FFFF, 0x00, LNKA, 0x00 },
- // [NAN1]: NAND Cycle Router on PCH
- Package () { 0x0018FFFF, 0x00, LNKA, 0x00 },
- // [RP17]: PCIE PCH Root Port #17
- Package () { 0x001BFFFF, 0x00, LNKA, 0x00 },
- // [RP18]: PCIE PCH Root Port #18
- Package () { 0x001BFFFF, 0x01, LNKB, 0x00 },
- // [RP19]: PCIE PCH Root Port #19
- Package () { 0x001BFFFF, 0x02, LNKC, 0x00 },
- // [RP20]: PCIE PCH Root Port #20
- Package () { 0x001BFFFF, 0x03, LNKD, 0x00 },
- // [RP01]: PCIE PCH Root Port #1
- // [RP05]: PCIE PCH Root Port #5
- Package () { 0x001CFFFF, 0x00, LNKA, 0x00 },
- // [RP02]: PCIE PCH Root Port #2
- // [RP06]: PCIE PCH Root Port #6
- Package () { 0x001CFFFF, 0x01, LNKB, 0x00 },
- // [RP03]: PCIE PCH Root Port #3
- // [RP07]: PCIE PCH Root Port #7
- Package () { 0x001CFFFF, 0x02, LNKC, 0x00 },
- // [RP04]: PCIE PCH Root Port #4
- // [RP08]: PCIE PCH Root Port #8
- Package () { 0x001CFFFF, 0x03, LNKD, 0x00 },
- // [RP09]: PCIE PCH Root Port #9
- // [RP13]: PCIE PCH Root Port #13
- Package () { 0x001DFFFF, 0x00, LNKA, 0x00 },
- // [RP10]: PCIE PCH Root Port #10
- // [RP14]: PCIE PCH Root Port #14
- Package () { 0x001DFFFF, 0x01, LNKB, 0x00 },
- // [RP11]: PCIE PCH Root Port #11
- // [RP15]: PCIE PCH Root Port #15
- Package () { 0x001DFFFF, 0x02, LNKC, 0x00 },
- // [RP12]: PCIE PCH Root Port #12
- // [RP16]: PCIE PCH Root Port #16
- Package () { 0x001DFFFF, 0x03, LNKD, 0x00 },
- // [UAR0]: UART #0 on PCH
- Package () { 0x001EFFFF, 0x02, LNKC, 0x00 },
- // [UAR1]: UART #1 on PCH
- Package () { 0x001EFFFF, 0x03, LNKD, 0x00 },
- // [CAVS]: HD Audio Subsystem Controller on PCH
- // [SMBS]: SMBus controller on PCH
- // [GBE1]: GbE Controller on PCH
- // [NTPK]: Northpeak Controller on PCH
- Package () { 0x001FFFFF, 0x00, LNKA, 0x00 },
-})
-
-// Socket 0, IIOStack 0 device IOAPIC interrupt routing
-Name (AR00, Package ()
-{
- // [DMI0]: Legacy PCI Express Port 0
- Package () { 0x0000FFFF, 0x00, 0x00, 0x1F },
- // [CB0A]: CB3DMA
- // [CB0E]: CB3DMA
- Package () { 0x0004FFFF, 0x00, 0x00, 0x1A },
- // [CB0B]: CB3DMA
- // [CB0F]: CB3DMA
- Package () { 0x0004FFFF, 0x01, 0x00, 0x1B },
- // [CB0C]: CB3DMA
- // [CB0G]: CB3DMA
- Package () { 0x0004FFFF, 0x02, 0x00, 0x1A },
- // [CB0D]: CB3DMA
- // [CB0H]: CB3DMA
- Package () { 0x0004FFFF, 0x03, 0x00, 0x1B },
- // [UBX0]: Uncore 0 UBOX Device
- Package () { 0x0008FFFF, 0x00, 0x00, 0x18 },
- Package () { 0x0008FFFF, 0x01, 0x00, 0x1C },
- Package () { 0x0008FFFF, 0x02, 0x00, 0x1D },
- Package () { 0x0008FFFF, 0x03, 0x00, 0x1E },
- // [DISP]: Display Controller
- Package () { 0x000FFFFF, 0x00, 0x00, 0x10 },
- // [IHC1]: HECI #1
- // [IHC3]: HECI #3
- Package () { 0x0010FFFF, 0x00, 0x00, 0x10 },
- // [IHC2]: HECI #2
- Package () { 0x0010FFFF, 0x01, 0x00, 0x11 },
- // [IIDR]: IDE-Redirection (IDE-R)
- Package () { 0x0010FFFF, 0x02, 0x00, 0x12 },
- // [IMKT]: Keyboard and Text (KT) Redirection
- Package () { 0x0010FFFF, 0x03, 0x00, 0x13 },
- // [SAT2]: sSATA Host controller 2 on PCH
- Package () { 0x0011FFFF, 0x00, 0x00, 0x10 },
- // [XHCI]: xHCI controller 1 on PCH
- Package () { 0x0014FFFF, 0x00, 0x00, 0x10 },
- // [OTG0]: USB Device Controller (OTG) on PCH
- Package () { 0x0014FFFF, 0x01, 0x00, 0x11 },
- // [TERM]: Thermal Subsystem on PCH
- Package () { 0x0014FFFF, 0x02, 0x00, 0x12 },
- // [CAMR]: Camera IO Host Controller on PCH
- Package () { 0x0014FFFF, 0x03, 0x00, 0x13 },
- // [HEC1]: HECI #1 on PCH
- // [HEC3]: HECI #3 on PCH
- Package () { 0x0016FFFF, 0x00, 0x00, 0x10 },
- // [HEC2]: HECI #2 on PCH
- Package () { 0x0016FFFF, 0x01, 0x00, 0x11 },
- // [IDER]: ME IDE redirect on PCH
- Package () { 0x0016FFFF, 0x02, 0x00, 0x12 },
- // [MEKT]: MEKT on PCH
- Package () { 0x0016FFFF, 0x03, 0x00, 0x13 },
- // [SAT1]: SATA controller 1 on PCH
- Package () { 0x0017FFFF, 0x00, 0x00, 0x10 },
- // [NAN1]: NAND Cycle Router on PCH
- Package () { 0x0018FFFF, 0x00, 0x00, 0x10 },
- // [RP17]: PCIE PCH Root Port #17
- Package () { 0x001BFFFF, 0x00, 0x00, 0x10 },
- // [RP18]: PCIE PCH Root Port #18
- Package () { 0x001BFFFF, 0x01, 0x00, 0x11 },
- // [RP19]: PCIE PCH Root Port #19
- Package () { 0x001BFFFF, 0x02, 0x00, 0x12 },
- // [RP20]: PCIE PCH Root Port #20
- Package () { 0x001BFFFF, 0x03, 0x00, 0x13 },
- // [RP01]: PCIE PCH Root Port #1
- // [RP05]: PCIE PCH Root Port #5
- Package () { 0x001CFFFF, 0x00, 0x00, 0x10 },
- // [RP02]: PCIE PCH Root Port #2
- // [RP06]: PCIE PCH Root Port #6
- Package () { 0x001CFFFF, 0x01, 0x00, 0x11 },
- // [RP03]: PCIE PCH Root Port #3
- // [RP07]: PCIE PCH Root Port #7
- Package () { 0x001CFFFF, 0x02, 0x00, 0x12 },
- // [RP04]: PCIE PCH Root Port #4
- // [RP08]: PCIE PCH Root Port #8
- Package () { 0x001CFFFF, 0x03, 0x00, 0x13 },
- // [RP09]: PCIE PCH Root Port #9
- // [RP13]: PCIE PCH Root Port #13
- Package () { 0x001DFFFF, 0x00, 0x00, 0x10 },
- // [RP10]: PCIE PCH Root Port #10
- // [RP14]: PCIE PCH Root Port #14
- Package () { 0x001DFFFF, 0x01, 0x00, 0x11 },
- // [RP11]: PCIE PCH Root Port #11
- // [RP15]: PCIE PCH Root Port #15
- Package () { 0x001DFFFF, 0x02, 0x00, 0x12 },
- // [RP12]: PCIE PCH Root Port #12
- // [RP16]: PCIE PCH Root Port #16
- Package () { 0x001DFFFF, 0x03, 0x00, 0x13 },
- // [UAR0]: UART #0 on PCH
- Package () { 0x001EFFFF, 0x02, 0x00, 0x16 },
- // [UAR1]: UART #1 on PCH
- Package () { 0x001EFFFF, 0x03, 0x00, 0x17 },
- // [CAVS]: HD Audio Subsystem Controller on PCH
- // [SMBS]: SMBus controller on PCH
- // [GBE1]: GbE Controller on PCH
- // [NTPK]: Northpeak Controller on PCH
- Package () { 0x001FFFFF, 0x00, 0x00, 0x10 },
-})
-
// Socket 0, IIOStack 1 device legacy interrupt routing
Name (PR10, Package ()
{