summaryrefslogtreecommitdiff
path: root/src/soc
diff options
context:
space:
mode:
authorRizwan Qureshi <rizwan.qureshi@intel.com>2020-03-13 18:13:50 +0530
committerPatrick Georgi <pgeorgi@google.com>2020-03-17 08:25:57 +0000
commit789bdc3d9bdd4f4a7587b8dd2dc7cc21e1f2495c (patch)
treebbf3bbd96be74d6be327749335b6c8ba16574bed /src/soc
parentbc25a361dc7096b51f56640273269e4867eb0881 (diff)
src/soc/intel/tigerlake: Fix incorrect use of Field objects in ASL
Method RAOW is assuming that the first argument is a Field object and writing to it expecting the register to get updated. However, the callers are passing in the value of the Field object instead. This eventually is resulting the IMGCLK not getting enable/disabled on the platform. Fix this by sending the exact address of the register to be updated. Also MCCT was setting the clock frequency in both case i.e, Clock Enable and Disable. Split the MCCT method in two, MCON and MCOF to fix the sequencing like below MCON: Set frequency Enable clock MCOF: Disable clock Also, make use of MCON and MCOF methods for camera clock control in tglrvp. This is to avoid the buildbot marking the patch unstable. BUG=None BRANCH=None TEST=Build and Boot waddledoo board and verified that IMGCLKOUT for world facing camera is enabled/disabled and able to capture images. Build and Boot Tiger Lake RVP board and verified that IMGCLKOUT for world facing camera is enabled/disabled and able to capture images. Signed-off-by: Rizwan Qureshi <rizwan.qureshi@intel.com> Change-Id: I8b886255d5f38819502ae1f4af0851b5a0922b22 Reviewed-on: https://review.coreboot.org/c/coreboot/+/39498 Reviewed-by: Srinidhi N Kaushik <srinidhi.n.kaushik@intel.com> Reviewed-by: Wonkyu Kim <wonkyu.kim@intel.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/soc')
-rw-r--r--src/soc/intel/tigerlake/acpi/camera_clock_ctl.asl127
1 files changed, 34 insertions, 93 deletions
diff --git a/src/soc/intel/tigerlake/acpi/camera_clock_ctl.asl b/src/soc/intel/tigerlake/acpi/camera_clock_ctl.asl
index ab1097e274..c9da977c7d 100644
--- a/src/soc/intel/tigerlake/acpi/camera_clock_ctl.asl
+++ b/src/soc/intel/tigerlake/acpi/camera_clock_ctl.asl
@@ -18,119 +18,60 @@
#define B_ICLK_PCR_FREQUENCY 0x1
#define B_ICLK_PCR_REQUEST 0x2
+/* The clock control registers for each IMGCLK are offset by 0xC */
+#define B_ICLK_PCR_OFFSET 0xC
+
Scope (\_SB.PCI0) {
- /* IsCLK PCH register for clock settings */
- OperationRegion (ICLK, SystemMemory, PCRB (PID_ISCLK) + R_ICLK_PCR_CAMERA1, 0x40)
- Field (ICLK, AnyAcc, Lock, Preserve)
- {
- CLK1, 8,
- Offset(0x0C),
- CLK2, 8,
- Offset(0x18),
- CLK3, 8,
- Offset(0x24),
- CLK4, 8,
- Offset(0x30),
- CLK5, 8,
- Offset(0x3C),
- CLK6, 8,
- }
- /*
- * Helper function for Read And OR Write
- * Arg0 : source and destination
- * Arg1 : And data
- * Arg2 : Or data
- */
- Method (RAOW, 0x3, NotSerialized)
- {
- Local0 = Arg0
- Arg0 = Local0 & Arg1 | Arg2
- }
+ /* IsCLK PCH base register for clock settings */
+ Name (ICKB, 0)
+ Store (PCRB (PID_ISCLK) + R_ICLK_PCR_CAMERA1, ICKB)
/*
- * Clock Control
- * Arg0 - Clock number (0:IMGCLKOUT_0, etc)
- * Arg1 - Desired state (0:Disable, 1:Enable)
+ * Arg0 : Clock Number
+ * Return : Offset of register to control the clock in Arg0
+ *
*/
- Method(CLKC, 0x2, NotSerialized)
+ Method (OFST, 0x1, NotSerialized)
{
-
- Switch (ToInteger (Arg0))
- {
- Case (0)
- {
- RAOW (CLK1, ~B_ICLK_PCR_REQUEST, Arg1 << 1)
- }
- Case (1)
- {
- RAOW (CLK2, ~B_ICLK_PCR_REQUEST, Arg1 << 1)
- }
- Case (2)
- {
- RAOW (CLK3, ~B_ICLK_PCR_REQUEST, Arg1 << 1)
- }
- Case (3)
- {
- RAOW (CLK4, ~B_ICLK_PCR_REQUEST, Arg1 << 1)
- }
- Case (4)
- {
- RAOW (CLK5, ~B_ICLK_PCR_REQUEST, Arg1 << 1)
- }
- Case (5)
- {
- RAOW (CLK6, ~B_ICLK_PCR_REQUEST, Arg1 << 1)
- }
- }
+ Return (ICKB + (Arg0 * B_ICLK_PCR_OFFSET))
}
/*
- * Clock Frequency
- * Arg0 - Clock number (0:IMGCLKOUT_0, etc)
- * Arg1 - Clock frequency (0:24MHz, 1:19.2MHz)
+ * Helper function for Read And OR Write
+ * Arg0 : source and destination
+ * Arg1 : And data
+ * Arg2 : Or data
*/
- Method (CLKF, 0x2, NotSerialized)
+ Method (RAOW, 0x3, Serialized)
{
- Switch (ToInteger (Arg0))
+ OperationRegion (ICLK, SystemMemory, OFST(Arg0), 4)
+ Field (ICLK, AnyAcc, NoLock, Preserve)
{
- Case (0)
- {
- RAOW (CLK1, ~B_ICLK_PCR_FREQUENCY, Arg1)
- }
- Case (1)
- {
- RAOW (CLK2, ~B_ICLK_PCR_FREQUENCY, Arg1)
- }
- Case (2)
- {
- RAOW (CLK3, ~B_ICLK_PCR_FREQUENCY, Arg1)
- }
- Case (3)
- {
- RAOW (CLK4, ~B_ICLK_PCR_FREQUENCY, Arg1)
- }
- Case (4)
- {
- RAOW (CLK5, ~B_ICLK_PCR_FREQUENCY, Arg1)
- }
- Case (5)
- {
- RAOW (CLK6, ~B_ICLK_PCR_FREQUENCY, Arg1)
- }
+ VAL0, 32
}
+ Local0 = VAL0
+ VAL0 = Local0 & Arg1 | Arg2
}
/*
* Clock control Method
* Arg0: Clock source select(0: IMGCLKOUT_0, 1: IMGCLKOUT_1, 2: IMGCLKOUT_2, 3: IMGCLKOUT_3,
* 4: IMGCLKOUT_4, 5: IMGCLKOUT_5)
- * Arg1: Clock Enable / Disable (0: Disable, 1: Enable)
- * Arg2: Select 24MHz / 19.2 MHz (0: 24MHz, 1: 19.2MHz)
+ * Arg1: Select 24MHz / 19.2 MHz (0: 24MHz, 1: 19.2MHz)
*/
- Method (MCCT, 0x3, NotSerialized)
+ Method (MCON, 0x2, NotSerialized)
+ {
+ /* Set Clock Frequency */
+ RAOW (Arg0, ~B_ICLK_PCR_FREQUENCY, Arg1)
+
+ /* Enable Clock */
+ RAOW (Arg0, ~B_ICLK_PCR_REQUEST, B_ICLK_PCR_REQUEST)
+ }
+
+ Method (MCOF, 0x1, NotSerialized)
{
- CLKF (Arg0, Arg2)
- CLKC (Arg0, Arg1)
+ /* Disable Clock */
+ RAOW (Arg0, ~B_ICLK_PCR_REQUEST, 0)
}
}