aboutsummaryrefslogtreecommitdiff
path: root/src/soc/rockchip/rk3288/chip.h
diff options
context:
space:
mode:
authorYakir Yang <ykk@rock-chips.com>2015-04-29 10:08:12 -0500
committerPatrick Georgi <pgeorgi@google.com>2015-06-23 08:20:33 +0200
commit68f42be887fa0d98400babf30c1738e580d05f67 (patch)
tree76479bb3f7aa34965fccb505e4beb81afe2e4e79 /src/soc/rockchip/rk3288/chip.h
parent2f88b83ed14847151d3c6ba85ff804e597a7ad76 (diff)
rockchip/rk3288: add support for hdmi display
this is an brief hdmi driver which config with simple display parameter, const encoder input & output color format and 8bit color depth, and only 48KHz audio support. what's more to prevent TV have not show an right things before coreboot switch to kernel space, we have to add an terrible 2s delay to driver (2s come from test many times), cause we have to wait TV to respond (we got no flag to check whether it is ready). BUG=chrome-os-partner:40337 TEST=Booted Veyron Jerry and display normal BRANCH=None Change-Id: Icd33467e95de6219e1b614616f0112afc52097b6 Signed-off-by: Patrick Georgi <pgeorgi@chromium.org> Original-Commit-Id: 7e5b699aff75a579116aae63d858c834b2f648e8 Original-Change-Id: Iedc87c011c5b62ce5f16a296dd9c3e0c2eaba59b Original-Signed-off-by: Yakir Yang <ykk@rock-chips.com> Original-Reviewed-on: https://chromium-review.googlesource.com/272565 Original-Reviewed-by: Daniel Kurtz <djkurtz@chromium.org> Original-Commit-Queue: Lin Huang <hl@rock-chips.com> Original-Tested-by: Lin Huang <hl@rock-chips.com> Reviewed-on: http://review.coreboot.org/10625 Tested-by: build bot (Jenkins) Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org>
Diffstat (limited to 'src/soc/rockchip/rk3288/chip.h')
-rw-r--r--src/soc/rockchip/rk3288/chip.h1
1 files changed, 1 insertions, 0 deletions
diff --git a/src/soc/rockchip/rk3288/chip.h b/src/soc/rockchip/rk3288/chip.h
index 5684520d2c..3a6b14d213 100644
--- a/src/soc/rockchip/rk3288/chip.h
+++ b/src/soc/rockchip/rk3288/chip.h
@@ -29,6 +29,7 @@ struct soc_rockchip_rk3288_config {
u32 bl_power_on_udelay;
u32 bl_pwm_to_enable_udelay;
u32 framebuffer_bits_per_pixel;
+ u32 vop_mode;
};
#endif /* __SOC_ROCKCHIP_RK3288_CHIP_H__ */