aboutsummaryrefslogtreecommitdiff
path: root/src/soc/intel/tigerlake/romstage/fsp_params.c
diff options
context:
space:
mode:
authorAngel Pons <th3fanbus@gmail.com>2020-07-25 13:44:34 +0200
committerAngel Pons <th3fanbus@gmail.com>2020-07-26 21:45:12 +0000
commit4276050d13cb8c555f0375d4ec44d33ab5d58402 (patch)
treec07e6d46c94c5bb055e41b5b7dfe708423543300 /src/soc/intel/tigerlake/romstage/fsp_params.c
parent7417bb0e5a8bddbf9a56b990119fa3af56e663ac (diff)
mb/*/*/devicetree.cb: Normalize disabled PIRQ values
If bit 7 of a PIRQ route is set, it is disabled. Modern OSes don't use PIRQ routing, so we might as well zero the other bits for consistency. Tested on Asrock B85M Pro4 with SeaBIOS 1.13.0, still boots. Change-Id: I78980b9ea5e878a6200df0f6c18c5e7d06a7950a Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/43861 Reviewed-by: Nico Huber <nico.h@gmx.de> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/soc/intel/tigerlake/romstage/fsp_params.c')
0 files changed, 0 insertions, 0 deletions