summaryrefslogtreecommitdiff
path: root/src/soc/intel/skylake/nhlt/max98927.c
diff options
context:
space:
mode:
authorSubrata Banik <subrata.banik@intel.com>2019-11-01 15:44:17 +0530
committerSubrata Banik <subrata.banik@intel.com>2019-11-04 08:20:28 +0000
commit14d59912f8cdbec7e0121042c43e5728dc361509 (patch)
treed573786008c760b20004b22460ab07aae5a188af /src/soc/intel/skylake/nhlt/max98927.c
parent645f244fd08b463b93c50c9d71e3767e1c9ef91a (diff)
soc/intel/icelake: Add alignment check for TSEG base and size
This patch ensures to not set SMRR if TSEG base is not align with TSEG size Change-Id: I77d1cb2fd287f45859cde37a564ea7c147d5633f Signed-off-by: Subrata Banik <subrata.banik@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/36542 Reviewed-by: Arthur Heymans <arthur@aheymans.xyz> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/soc/intel/skylake/nhlt/max98927.c')
0 files changed, 0 insertions, 0 deletions