diff options
author | Curtis Chen <curtis.chen@intel.com> | 2022-01-19 16:36:31 +0800 |
---|---|---|
committer | Felix Held <felix-coreboot@felixheld.de> | 2022-01-21 16:06:26 +0000 |
commit | 38fcf40330adbbb3b93c29eb809a9a56504a63a5 (patch) | |
tree | 11e15884f033d92bc0d79d5f3f92018ca0048452 /src/soc/intel/icelake/fsp_params.c | |
parent | 77426ffa6c056d37b5a3b833051ae2f720bde597 (diff) |
soc/intel/alderlake: Add ADL-P 2+8+2 (28W) VR config
ADL-P 2+8+2 (28W) would have a match PD to ADL-P 4+8+2 (28W). Group them
into the same group core "ADL_P_282_482_28W_CORE".
BUG=b:211365920
TEST=Build and check fsp log to confirm the settings are set properly.
Signed-off-by: Curtis Chen <curtis.chen@intel.com>
Change-Id: I3f92c0f5d717dd33ac478fbaa883f3e972e7a7de
Reviewed-on: https://review.coreboot.org/c/coreboot/+/61196
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
Diffstat (limited to 'src/soc/intel/icelake/fsp_params.c')
0 files changed, 0 insertions, 0 deletions