diff options
author | Aaron Durbin <adurbin@chromium.org> | 2018-04-10 09:24:54 -0600 |
---|---|---|
committer | Aaron Durbin <adurbin@chromium.org> | 2018-04-10 18:07:54 +0000 |
commit | 551e4be7301eca04104c8f0d4379b906dfb07c1b (patch) | |
tree | 5d7183a8863fadfe1ff2f1a4c556c9ae69e3419d /src/soc/intel/fsp_baytrail | |
parent | 6d61db0d2cec4a3b141da77bcf5675b8b154c8b7 (diff) |
soc/intel/common: prepare for lpss clock split
Apparently Intel had decided to use different clock speeds for
some of its IP blocks in some of its designs. The i2c designware driver
has already been moved into common code allowing for its own Kconfig
value. That currently leaves SPI (UART isn't using the clock currently).
Therefore, remove SOC_INTEL_COMMON_LPSS_CLOCK_MHZ and add
SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ to allow for the different clock
speeds present in the system for the various IP blocks.
BUG=b:75306520
Change-Id: I6cb8c2de0ff446b6006bc37645fca64f2b70bf17
Signed-off-by: Aaron Durbin <adurbin@chromium.org>
Reviewed-on: https://review.coreboot.org/25608
Reviewed-by: Furquan Shaikh <furquan@google.com>
Reviewed-by: Hannah Williams <hannah.williams@intel.com>
Reviewed-by: Subrata Banik <subrata.banik@intel.com>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/soc/intel/fsp_baytrail')
0 files changed, 0 insertions, 0 deletions