diff options
author | Ryan Lin <ryan.lin@intel.com> | 2021-09-28 15:59:34 +0800 |
---|---|---|
committer | Tim Wawrzynczak <twawrzynczak@chromium.org> | 2021-10-04 17:45:38 +0000 |
commit | 4a48dbe60bb39b2114f1a4c9bfc02a8d1a8e258f (patch) | |
tree | b41eb17ae89bb8b833fd673c778493539230e8a8 /src/soc/intel/common/block/tcss | |
parent | 15066ba8d4696b299d93e5872ee035fc20570d13 (diff) |
src/soc/intel/alderlake: Add PsysPmax setting
This patch feeds PsysPmax setting to FSP through UPD and adds a
PsysPmax member in chip information so that we can set PsysPmax
through devicetree. The PsysPmax needs to be set correctly mapping
to maximum system power. Otherwise, system performance would be limited
due to the default PsysPmax setting in FSP is only 21W.
BUG=b:193864533, b:195615830
TEST=Set PsysPmax to an example value eg 145 in devicetree &&
put debug code in FSP to print the PsysPmax value before sending
to Pcode, ensure the setting is correctly programmed.
Change-Id: Ia07aa815f90739240f110cab984068237c02d896
Signed-off-by: Ryan Lin <ryan.lin@intel.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/58008
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
Diffstat (limited to 'src/soc/intel/common/block/tcss')
0 files changed, 0 insertions, 0 deletions