aboutsummaryrefslogtreecommitdiff
path: root/src/northbridge/intel/ironlake
diff options
context:
space:
mode:
authorKyösti Mälkki <kyosti.malkki@gmail.com>2021-06-05 15:41:09 +0300
committerKyösti Mälkki <kyosti.malkki@gmail.com>2022-02-05 07:56:48 +0000
commit7261b5ade5c2035da026837afdb20a7ec1252b19 (patch)
treee1daa5ec08b97a3a18f33057eb8373080146d448 /src/northbridge/intel/ironlake
parent7aea15aa6b59c96a6d4c0c847352dd1c45145c7c (diff)
cpu,nb/intel: Drop remains of LAPIC_MONOTONIC_TIMER
Leftover from using UDELAY_LAPIC on these platforms. Change-Id: I718050925f3eb32448fd08e76d259f0fb082d2d3 Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/55413 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
Diffstat (limited to 'src/northbridge/intel/ironlake')
-rw-r--r--src/northbridge/intel/ironlake/romstage.c3
1 files changed, 0 insertions, 3 deletions
diff --git a/src/northbridge/intel/ironlake/romstage.c b/src/northbridge/intel/ironlake/romstage.c
index 8d3cfd6811..242100b800 100644
--- a/src/northbridge/intel/ironlake/romstage.c
+++ b/src/northbridge/intel/ironlake/romstage.c
@@ -5,7 +5,6 @@
#include <console/console.h>
#include <cf9_reset.h>
#include <device/pci_ops.h>
-#include <cpu/x86/lapic.h>
#include <timestamp.h>
#include <romstage_handoff.h>
#include "ironlake.h"
@@ -27,8 +26,6 @@ void mainboard_romstage_entry(void)
int s3resume = 0;
u8 spd_addrmap[4] = {};
- enable_lapic();
-
/* TODO, make this configurable */
ironlake_early_initialization(IRONLAKE_MOBILE);