summaryrefslogtreecommitdiff
path: root/src/mainboard/system76/tgl-h
diff options
context:
space:
mode:
authorUsha P <usha.p@intel.com>2023-03-02 20:48:51 +0530
committerSubrata Banik <subratabanik@google.com>2023-04-04 06:21:14 +0000
commitfb1b192cf1c101dad40991081e406dddf52bd7fd (patch)
tree9a8f72e7e6701d984f3da7427ded4548671c7285 /src/mainboard/system76/tgl-h
parent5f7c9b68009932d841d00a35b48b5450f3623229 (diff)
mb/google/mtlrvp: Update MTLRVP Flash Layout
This patch updates the MTLRVP flash layout to allow CSE Lite FW update and accommodate multiple ESx SoC stepping blobs. SI_BIOS: SI_EC: Removed RW_SECTION_A/B: Increased by ~1.9MB. RW_LEGACY: Reduce to 1MB. RW_MISC: Reduce to 152KB. - Drop RW_SPD_CACHE - Optimize other sections Additionally, moved RW_LEGACY under extended BIOS region. For chromeos-debug-fsp.fmd SI_BIOS: RW_SECTION_A/B: Increased by ~1.2MB. RW_LEGACY: Dropped RW_MISC: Reduce to 152KB. - Drop RW_SPD_CACHE - Optimize other sections BUG=b:271407315 TEST=Able to enable CSE update on MTLRVP and have free space to add one more PUNIT FW to support different SoC stepping. Signed-off-by: Usha P <usha.p@intel.com> Change-Id: I8cfba861e6d3122b0795a5a8e589c67cebad9762 Reviewed-on: https://review.coreboot.org/c/coreboot/+/73378 Reviewed-by: Subrata Banik <subratabanik@google.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Kapil Porwal <kapilporwal@google.com> Reviewed-by: Krishna P Bhat D <krishna.p.bhat.d@intel.com>
Diffstat (limited to 'src/mainboard/system76/tgl-h')
0 files changed, 0 insertions, 0 deletions