diff options
author | Tim Crawford <tcrawford@system76.com> | 2021-04-15 16:12:55 -0600 |
---|---|---|
committer | Felix Held <felix-coreboot@felixheld.de> | 2021-04-23 14:51:11 +0000 |
commit | a546e8a3007bc9d2bafdb31f6b820916749991eb (patch) | |
tree | 451dd191125b203e35061fa3f6e8d6243e7ab841 /src/mainboard/system76/oryp5 | |
parent | d742d02fe2fff0446d62d0430e1d1ba2b88cbf0a (diff) |
mb/system76/oryp5: Leave NC GPIOs unterminated
Remove the unneeded pull up, as leaving them unterminated disconnects
them from internal logic.
Also replace use of PAD_CFG_TERM_GPO with PAD_CFG_GPO where no
termination is used.
Change-Id: Ia85ea39d46d7d9584b94726a7d601ca06826b1d1
Signed-off-by: Tim Crawford <tcrawford@system76.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/52396
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Angel Pons <th3fanbus@gmail.com>
Diffstat (limited to 'src/mainboard/system76/oryp5')
-rw-r--r-- | src/mainboard/system76/oryp5/gpio.c | 285 |
1 files changed, 142 insertions, 143 deletions
diff --git a/src/mainboard/system76/oryp5/gpio.c b/src/mainboard/system76/oryp5/gpio.c index 15e19617ba..c97d1aafa1 100644 --- a/src/mainboard/system76/oryp5/gpio.c +++ b/src/mainboard/system76/oryp5/gpio.c @@ -12,15 +12,15 @@ static const struct pad_config gpio_table[] = { PAD_CFG_NF(GPD3, UP_20K, DEEP, NF1), // PWR_BTN# PAD_CFG_NF(GPD4, NONE, DEEP, NF1), // SUSB#_PCH PAD_CFG_NF(GPD5, NONE, DEEP, NF1), // SUSC#_PCH - PAD_NC(GPD6, UP_20K), + PAD_NC(GPD6, NONE), PAD_CFG_GPI(GPD7, UP_20K, PWROK), /* GPD_7 (crystal input low = single ended, high = differential) */ PAD_CFG_NF(GPD8, NONE, DEEP, NF1), // PCH_SUSCLK - PAD_NC(GPD9, UP_20K), - PAD_NC(GPD10, UP_20K), - PAD_CFG_TERM_GPO(GPD11, 1, NONE, DEEP), // LAN_DISABLE# + PAD_NC(GPD9, NONE), + PAD_NC(GPD10, NONE), + PAD_CFG_GPO(GPD11, 1, DEEP), // LAN_DISABLE# /* ------- GPIO Group GPP_A ------- */ PAD_CFG_NF(GPP_A0, NONE, DEEP, NF1), // SB_KBCRST# @@ -33,44 +33,44 @@ static const struct pad_config gpio_table[] = { PAD_CFG_NF(GPP_A7, NONE, DEEP, NF1), // LPC_PIRQA# PAD_CFG_NF(GPP_A8, NONE, DEEP, NF1), // PM_CLKRUN# PAD_CFG_NF(GPP_A9, NONE, DEEP, NF1), // PCLK_KBC - PAD_NC(GPP_A10, UP_20K), + PAD_NC(GPP_A10, NONE), PAD_CFG_GPI_APIC_HIGH(GPP_A11, NONE, PLTRST), // INTP_OUT - PAD_NC(GPP_A12, UP_20K), - PAD_NC(GPP_A13, UP_20K), // SUSWARN# (test point) - PAD_NC(GPP_A14, UP_20K), // (test point) - PAD_NC(GPP_A15, UP_20K), // SUS_PWR_ACK# (test point) - PAD_NC(GPP_A16, UP_20K), - PAD_NC(GPP_A17, UP_20K), - PAD_NC(GPP_A18, UP_20K), - PAD_CFG_TERM_GPO(GPP_A19, 1, NONE, DEEP), // SB_BLON + PAD_NC(GPP_A12, NONE), + PAD_NC(GPP_A13, NONE), // SUSWARN# (test point) + PAD_NC(GPP_A14, NONE), // (test point) + PAD_NC(GPP_A15, NONE), // SUS_PWR_ACK# (test point) + PAD_NC(GPP_A16, NONE), + PAD_NC(GPP_A17, NONE), + PAD_NC(GPP_A18, NONE), + PAD_CFG_GPO(GPP_A19, 1, DEEP), // SB_BLON PAD_CFG_GPI(GPP_A20, NONE, DEEP), // PEX_WAKE# - PAD_NC(GPP_A21, UP_20K), - PAD_CFG_TERM_GPO(GPP_A22, 1, NONE, DEEP), // WLAN_SSD2_GPIO1 - PAD_CFG_TERM_GPO(GPP_A23, 1, NONE, DEEP), // WLAN_SSD2_GPIO + PAD_NC(GPP_A21, NONE), + PAD_CFG_GPO(GPP_A22, 1, DEEP), // WLAN_SSD2_GPIO1 + PAD_CFG_GPO(GPP_A23, 1, DEEP), // WLAN_SSD2_GPIO /* ------- GPIO Group GPP_B ------- */ PAD_CFG_GPI(GPP_B0, UP_20K, DEEP), // TPM_PIRQ# - PAD_NC(GPP_B1, UP_20K), - PAD_NC(GPP_B2, UP_20K), - PAD_CFG_TERM_GPO(GPP_B3, 1, NONE, DEEP), // BT_RF_KILL_R_N - PAD_CFG_TERM_GPO(GPP_B4, 1, NONE, DEEP), // WIFI_RF_KILL_R_N - PAD_NC(GPP_B5, UP_20K), - PAD_NC(GPP_B6, UP_20K), - PAD_CFG_TERM_GPO(GPP_B7, 1, NONE, PLTRST), // CR_GPIO_RST# - PAD_CFG_TERM_GPO(GPP_B8, 1, NONE, PLTRST), // CR_GPIO_WAKE# - PAD_NC(GPP_B9, UP_20K), - PAD_NC(GPP_B10, UP_20K), - PAD_NC(GPP_B11, UP_20K), + PAD_NC(GPP_B1, NONE), + PAD_NC(GPP_B2, NONE), + PAD_CFG_GPO(GPP_B3, 1, DEEP), // BT_RF_KILL_R_N + PAD_CFG_GPO(GPP_B4, 1, DEEP), // WIFI_RF_KILL_R_N + PAD_NC(GPP_B5, NONE), + PAD_NC(GPP_B6, NONE), + PAD_CFG_GPO(GPP_B7, 1, PLTRST), // CR_GPIO_RST# + PAD_CFG_GPO(GPP_B8, 1, PLTRST), // CR_GPIO_WAKE# + PAD_NC(GPP_B9, NONE), + PAD_NC(GPP_B10, NONE), + PAD_NC(GPP_B11, NONE), PAD_CFG_GPI(GPP_B12, UP_20K, DEEP), // SLP_S0# PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1), // PLT_RST# PAD_CFG_NF(GPP_B14, NONE, DEEP, NF1), // PCH_SPKR - PAD_NC(GPP_B15, UP_20K), - PAD_NC(GPP_B16, UP_20K), - PAD_NC(GPP_B17, UP_20K), - PAD_NC(GPP_B18, UP_20K), // LPSS_GSPI0_MOSI (test point) - PAD_NC(GPP_B19, UP_20K), + PAD_NC(GPP_B15, NONE), + PAD_NC(GPP_B16, NONE), + PAD_NC(GPP_B17, NONE), + PAD_NC(GPP_B18, NONE), // LPSS_GSPI0_MOSI (test point) + PAD_NC(GPP_B19, NONE), PAD_CFG_GPI_SMI(GPP_B20, NONE, DEEP, EDGE_SINGLE, NONE), // SMI# - PAD_NC(GPP_B21, UP_20K), + PAD_NC(GPP_B21, NONE), PAD_CFG_GPI(GPP_B22, UP_20K, DEEP), // LPSS_GSPI1_MOSI PAD_CFG_GPI_SCI_LOW(GPP_B23, UP_20K, PLTRST, LEVEL), // SCI# @@ -78,8 +78,8 @@ static const struct pad_config gpio_table[] = { PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1), // SMB_CLK PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1), // SMB_DATA PAD_CFG_GPI(GPP_C2, UP_20K, DEEP), // GPP_C2_BT_UART_WAKE_N - PAD_NC(GPP_C3, UP_20K), - PAD_NC(GPP_C4, UP_20K), + PAD_NC(GPP_C3, NONE), + PAD_NC(GPP_C4, NONE), PAD_CFG_GPI(GPP_C5, UP_20K, DEEP), // M.2_WLAN_WIFI_WAKE_N PAD_CFG_GPI(GPP_C6, UP_20K, DEEP), // SMC_CPU_THERM PAD_CFG_GPI(GPP_C7, UP_20K, DEEP), // SMD_CPU_THERM @@ -88,9 +88,9 @@ static const struct pad_config gpio_table[] = { PAD_CFG_GPI(GPP_C10, DN_20K, DEEP), // BOARD_ID2 PAD_CFG_GPI(GPP_C11, DN_20K, DEEP), // BOARD_ID3 PAD_CFG_GPI(GPP_C12, NONE, DEEP), // GC6_FB_EN_PCH - PAD_CFG_TERM_GPO(GPP_C13, 1, NONE, DEEP), // GPU_EVENT# - PAD_CFG_TERM_GPO(GPP_C14, 1, NONE, DEEP), // M.2_PLT_RST_CNTRL1# - PAD_CFG_TERM_GPO(GPP_C15, 1, NONE, DEEP), // M.2_PLT_RST_CNTRL2# + PAD_CFG_GPO(GPP_C13, 1, DEEP), // GPU_EVENT# + PAD_CFG_GPO(GPP_C14, 1, DEEP), // M.2_PLT_RST_CNTRL1# + PAD_CFG_GPO(GPP_C15, 1, DEEP), // M.2_PLT_RST_CNTRL2# PAD_CFG_NF(GPP_C16, NONE, PLTRST, NF1), // I2C_SDA_TP PAD_CFG_NF(GPP_C17, NONE, PLTRST, NF1), // I2C_SCL_TP PAD_CFG_NF(GPP_C18, NONE, PLTRST, NF1), // SMD_7411_I2C @@ -101,165 +101,164 @@ static const struct pad_config gpio_table[] = { PAD_CFG_NF(GPP_C23, UP_20K, DEEP, NF1), // BOARD_ID4 /* ------- GPIO Group GPP_D ------- */ - PAD_NC(GPP_D0, UP_20K), - PAD_NC(GPP_D1, UP_20K), - PAD_NC(GPP_D2, UP_20K), - PAD_NC(GPP_D3, UP_20K), - PAD_NC(GPP_D4, UP_20K), + PAD_NC(GPP_D0, NONE), + PAD_NC(GPP_D1, NONE), + PAD_NC(GPP_D2, NONE), + PAD_NC(GPP_D3, NONE), + PAD_NC(GPP_D4, NONE), PAD_CFG_NF(GPP_D5, NONE, DEEP, NF3), // M.2_BT_PCMFRM_CRF_RST_N PAD_CFG_NF(GPP_D6, NONE, DEEP, NF3), // M.2_BT_PCMOUT_CLKREQ0 PAD_CFG_GPI(GPP_D7, UP_20K, DEEP), // M.2_BT_PCMIN PAD_CFG_GPI(GPP_D8, UP_20K, DEEP), // M.2_BT_PCMCLK - PAD_NC(GPP_D9, UP_20K), - PAD_NC(GPP_D10, UP_20K), - PAD_NC(GPP_D11, UP_20K), - PAD_NC(GPP_D12, UP_20K), + PAD_NC(GPP_D9, NONE), + PAD_NC(GPP_D10, NONE), + PAD_NC(GPP_D11, NONE), + PAD_NC(GPP_D12, NONE), PAD_NC(GPP_D13, NONE), // 10k pull up PAD_NC(GPP_D14, NONE), // 10k pull up - PAD_NC(GPP_D15, UP_20K), - PAD_NC(GPP_D16, UP_20K), - PAD_NC(GPP_D17, UP_20K), - PAD_NC(GPP_D18, UP_20K), - PAD_NC(GPP_D19, UP_20K), - PAD_NC(GPP_D20, UP_20K), - PAD_NC(GPP_D21, UP_20K), - PAD_NC(GPP_D22, UP_20K), - PAD_NC(GPP_D23, UP_20K), + PAD_NC(GPP_D15, NONE), + PAD_NC(GPP_D16, NONE), + PAD_NC(GPP_D17, NONE), + PAD_NC(GPP_D18, NONE), + PAD_NC(GPP_D19, NONE), + PAD_NC(GPP_D20, NONE), + PAD_NC(GPP_D21, NONE), + PAD_NC(GPP_D22, NONE), + PAD_NC(GPP_D23, NONE), /* ------- GPIO Group GPP_E ------- */ - PAD_NC(GPP_E0, UP_20K), - PAD_CFG_NF(GPP_E1, NONE, DEEP, NF1), // M.2_SSD1_PEDET - PAD_NC(GPP_E2, UP_20K), - PAD_NC(GPP_E3, UP_20K), - PAD_NC(GPP_E4, UP_20K), + PAD_NC(GPP_E0, NONE), + PAD_CFG_NF(GPP_E1, NONE, DEEP, NF1), // SATAGP1 / M.2_SSD1_PEDET + PAD_NC(GPP_E2, NONE), + PAD_NC(GPP_E3, NONE), + PAD_NC(GPP_E4, NONE), PAD_CFG_GPI(GPP_E5, UP_20K, DEEP), // M2_P0_SATA_DEVSLP - PAD_NC(GPP_E6, UP_20K), + PAD_NC(GPP_E6, NONE), PAD_CFG_GPI_APIC_EDGE_LOW(GPP_E7, NONE, PLTRST), // TP_ATTN# PAD_CFG_NF(GPP_E8, NONE, DEEP, NF1), // PCH_SATAHDD_LED# - PAD_NC(GPP_E9, UP_20K), // USB_OC0# (test point) - PAD_NC(GPP_E10, UP_20K), // USB_OC1# (test point) - PAD_NC(GPP_E11, UP_20K), // USB_OC2# (test point) - PAD_NC(GPP_E12, UP_20K), // USB_OC3# (test point) + PAD_NC(GPP_E9, NONE), // USB_OC0# (test point) + PAD_NC(GPP_E10, NONE), // USB_OC1# (test point) + PAD_NC(GPP_E11, NONE), // USB_OC2# (test point) + PAD_NC(GPP_E12, NONE), // USB_OC3# (test point) /* ------- GPIO Group GPP_F ------- */ - PAD_NC(GPP_F0, UP_20K), - PAD_CFG_NF(GPP_F1, NONE, DEEP, NF1), // M.2_SSD2_PEDET - PAD_NC(GPP_F2, UP_20K), - PAD_NC(GPP_F3, UP_20K), - PAD_NC(GPP_F4, UP_20K), - PAD_NC(GPP_F5, UP_20K), + PAD_NC(GPP_F0, NONE), + PAD_CFG_NF(GPP_F1, NONE, DEEP, NF1), // SATAGP4 / M.2_SSD2_PEDET + PAD_NC(GPP_F2, NONE), + PAD_NC(GPP_F3, NONE), + PAD_NC(GPP_F4, NONE), + PAD_NC(GPP_F5, NONE), PAD_CFG_NF(GPP_F6, NONE, DEEP, NF1), // M2_P4_SATA_DEVSLP - PAD_NC(GPP_F7, UP_20K), - PAD_NC(GPP_F8, UP_20K), - PAD_NC(GPP_F9, UP_20K), + PAD_NC(GPP_F7, NONE), + PAD_NC(GPP_F8, NONE), + PAD_NC(GPP_F9, NONE), PAD_CFG_GPI(GPP_F10, UP_20K, DEEP), // BIOS_REC PAD_CFG_GPI(GPP_F11, UP_20K, DEEP), // GPP_F11 - PAD_NC(GPP_F12, UP_20K), + PAD_NC(GPP_F12, NONE), PAD_CFG_GPI(GPP_F13, UP_20K, DEEP), // GP39_GFX_CRB_DETECT PAD_CFG_GPI(GPP_F14, UP_20K, DEEP), // H_SKTOCC_N - PAD_NC(GPP_F15, UP_20K), // USB_OC4# (test point) - PAD_NC(GPP_F16, UP_20K), - PAD_NC(GPP_F17, UP_20K), - PAD_NC(GPP_F18, UP_20K), // USB_OC7# (test point) + PAD_NC(GPP_F15, NONE), // USB_OC4# (test point) + PAD_NC(GPP_F16, NONE), + PAD_NC(GPP_F17, NONE), + PAD_NC(GPP_F18, NONE), // USB_OC7# (test point) PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), // NB_ENAVDD PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1), // BLON PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1), // EDP_BRIGHTNESS - PAD_CFG_TERM_GPO(GPP_F22, 0, NONE, DEEP), // DGPU_RST#_PCH - PAD_CFG_TERM_GPO(GPP_F23, 0, NONE, DEEP), // DGPU_PWR_EN + PAD_CFG_GPO(GPP_F22, 0, DEEP), // DGPU_RST#_PCH + PAD_CFG_GPO(GPP_F23, 0, DEEP), // DGPU_PWR_EN /* ------- GPIO Group GPP_G ------- */ - PAD_NC(GPP_G0, UP_20K), + PAD_NC(GPP_G0, NONE), PAD_CFG_NF(GPP_G1, NONE, DEEP, NF1), // CNVI_WIGIG_DET# - PAD_NC(GPP_G2, UP_20K), - PAD_NC(GPP_G3, UP_20K), - PAD_NC(GPP_G4, UP_20K), - PAD_NC(GPP_G5, UP_20K), + PAD_NC(GPP_G2, NONE), + PAD_NC(GPP_G3, NONE), + PAD_NC(GPP_G4, NONE), + PAD_NC(GPP_G5, NONE), PAD_CFG_GPI_SCI_LOW(GPP_G6, NONE, DEEP, LEVEL), // SWI# - PAD_NC(GPP_G7, UP_20K), + PAD_NC(GPP_G7, NONE), /* ------- GPIO Group GPP_H ------- */ - PAD_NC(GPP_H0, UP_20K), - PAD_NC(GPP_H1, UP_20K), + PAD_NC(GPP_H0, NONE), + PAD_NC(GPP_H1, NONE), PAD_CFG_NF(GPP_H2, NONE, DEEP, NF1), // CLK_REQ9_PEG# - PAD_NC(GPP_H3, UP_20K), - PAD_NC(GPP_H4, UP_20K), + PAD_NC(GPP_H3, NONE), + PAD_NC(GPP_H4, NONE), PAD_CFG_NF(GPP_H5, NONE, DEEP, NF1), // CLK_REQ12_SSD2# PAD_CFG_NF(GPP_H6, NONE, DEEP, NF1), // CLK_REQ13_SSD1# PAD_CFG_NF(GPP_H7, NONE, DEEP, NF1), // GPP_H_0_SRCCLKREQB_14 PAD_CFG_NF(GPP_H8, NONE, DEEP, NF1), // CLK_REQ15_LAN# PAD_CFG_NF(GPP_H9, NONE, DEEP, NF1), // CLK_REQ16_CARD# - PAD_NC(GPP_H10, UP_20K), - PAD_NC(GPP_H11, UP_20K), - PAD_NC(GPP_H12, UP_20K), // GPP_H_12 (test point) - PAD_NC(GPP_H13, UP_20K), - PAD_NC(GPP_H14, UP_20K), + PAD_NC(GPP_H10, NONE), + PAD_NC(GPP_H11, NONE), + PAD_NC(GPP_H12, NONE), // GPP_H_12 (test point) + PAD_NC(GPP_H13, NONE), + PAD_NC(GPP_H14, NONE), PAD_NC(GPP_H15, NONE), // GPP_H15 (reserved) - PAD_NC(GPP_H16, UP_20K), - PAD_NC(GPP_H17, UP_20K), - PAD_NC(GPP_H18, UP_20K), + PAD_NC(GPP_H16, NONE), + PAD_NC(GPP_H17, NONE), + PAD_NC(GPP_H18, NONE), PAD_CFG_GPI(GPP_H19, UP_20K, DEEP), // GPIO_CARD1 PAD_CFG_GPI(GPP_H20, UP_20K, DEEP), // GPIO_CARD PAD_CFG_GPI(GPP_H21, DN_20K, DEEP), // 4.7k pull up, 20k pull down - PAD_NC(GPP_H22, UP_20K), - PAD_NC(GPP_H23, UP_20K), + PAD_NC(GPP_H22, NONE), + PAD_NC(GPP_H23, NONE), /* ------- GPIO Group GPP_I ------- */ PAD_CFG_GPI_SCI_LOW(GPP_I0, NONE, DEEP, EDGE_BOTH), // G_DP_DHPD_A PAD_CFG_GPI_SCI_LOW(GPP_I1, NONE, DEEP, EDGE_BOTH), // HDMI_HPD PAD_CFG_GPI_SCI_LOW(GPP_I2, NONE, DEEP, EDGE_BOTH), // G_DP_DHPD_E - PAD_NC(GPP_I3, UP_20K), + PAD_NC(GPP_I3, NONE), PAD_CFG_NF(GPP_I4, NONE, DEEP, NF1), // EDP_HDP - PAD_NC(GPP_I5, UP_20K), - PAD_NC(GPP_I6, UP_20K), - PAD_NC(GPP_I7, UP_20K), - PAD_NC(GPP_I8, UP_20K), - PAD_NC(GPP_I9, UP_20K), - PAD_NC(GPP_I10, UP_20K), + PAD_NC(GPP_I5, NONE), + PAD_NC(GPP_I6, NONE), + PAD_NC(GPP_I7, NONE), + PAD_NC(GPP_I8, NONE), + PAD_NC(GPP_I9, NONE), + PAD_NC(GPP_I10, NONE), PAD_CFG_GPI(GPP_I11, UP_20K, DEEP), // H_SKTOCC_N - PAD_CFG_TERM_GPO(GPP_I12, 1, NONE, DEEP), // SATA_PWR_EN - PAD_NC(GPP_I13, UP_20K), - PAD_NC(GPP_I14, UP_20K), + PAD_CFG_GPO(GPP_I12, 1, DEEP), // SATA_PWR_EN + PAD_NC(GPP_I13, NONE), + PAD_NC(GPP_I14, NONE), /* ------- GPIO Group GPP_J ------- */ PAD_CFG_NF(GPP_J0, NONE, DEEP, NF1), // CNVI_GNSS_PA_BLANKING - PAD_CFG_TERM_GPO(GPP_J1, 1, NONE, DEEP), // GPP_J1 - PAD_NC(GPP_J2, UP_20K), - PAD_NC(GPP_J3, UP_20K), + PAD_CFG_GPO(GPP_J1, 1, DEEP), // GPP_J1 + PAD_NC(GPP_J2, NONE), + PAD_NC(GPP_J3, NONE), PAD_CFG_NF(GPP_J4, NONE, DEEP, NF1), // M.2_CNV_VRI_DT_BT_UART0_RTS PAD_CFG_NF(GPP_J5, UP_20K, DEEP, NF1), // M.2_CNV_BRI_RSP PAD_CFG_NF(GPP_J6, NONE, DEEP, NF1), // M.2_CNV_RGI_DT_BT_UART0_TX PAD_CFG_NF(GPP_J7, UP_20K, DEEP, NF1), // M.2_CNV_RGI_RSP - PAD_NC(GPP_J8, UP_20K), + PAD_NC(GPP_J8, NONE), PAD_CFG_GPI(GPP_J9, UP_20K, DEEP), // CNVI_MFUART2_TXD - PAD_NC(GPP_J10, UP_20K), - PAD_NC(GPP_J11, UP_20K), + PAD_NC(GPP_J10, NONE), + PAD_NC(GPP_J11, NONE), /* ------- GPIO Group GPP_K ------- */ - PAD_NC(GPP_K0, UP_20K), - PAD_NC(GPP_K1, UP_20K), - PAD_NC(GPP_K2, UP_20K), - PAD_NC(GPP_K3, UP_20K), - PAD_NC(GPP_K4, UP_20K), - PAD_NC(GPP_K5, UP_20K), - PAD_NC(GPP_K6, UP_20K), - PAD_NC(GPP_K7, UP_20K), - PAD_CFG_TERM_GPO(GPP_K8, 1, NONE, DEEP), // SATA_M2_PWR_EN1 - PAD_CFG_TERM_GPO(GPP_K9, 1, NONE, DEEP), // SATA_M2_PWR_EN2 - PAD_NC(GPP_K10, UP_20K), - PAD_NC(GPP_K11, UP_20K), - PAD_NC(GPP_K12, UP_20K), - PAD_NC(GPP_K13, UP_20K), - // GPP_K_14_GSXDIN (test point), 7411_TEST_R - PAD_CFG_TERM_GPO(GPP_K14, 0, UP_20K, DEEP), - PAD_NC(GPP_K15, UP_20K), - PAD_NC(GPP_K16, UP_20K), - PAD_NC(GPP_K17, UP_20K), - PAD_NC(GPP_K18, UP_20K), - PAD_NC(GPP_K19, UP_20K), - PAD_NC(GPP_K20, UP_20K), - PAD_NC(GPP_K21, UP_20K), - PAD_NC(GPP_K22, UP_20K), - PAD_NC(GPP_K23, UP_20K), + PAD_NC(GPP_K0, NONE), + PAD_NC(GPP_K1, NONE), + PAD_NC(GPP_K2, NONE), + PAD_NC(GPP_K3, NONE), + PAD_NC(GPP_K4, NONE), + PAD_NC(GPP_K5, NONE), + PAD_NC(GPP_K6, NONE), + PAD_NC(GPP_K7, NONE), + PAD_CFG_GPO(GPP_K8, 1, DEEP), // SATA_M2_PWR_EN1 + PAD_CFG_GPO(GPP_K9, 1, DEEP), // SATA_M2_PWR_EN2 + PAD_NC(GPP_K10, NONE), + PAD_NC(GPP_K11, NONE), + PAD_NC(GPP_K12, NONE), + PAD_NC(GPP_K13, NONE), + PAD_CFG_GPO(GPP_K14, 0, DEEP), // GPP_K_14_GSXDIN (test point), 7411_TEST_R + PAD_NC(GPP_K15, NONE), + PAD_NC(GPP_K16, NONE), + PAD_NC(GPP_K17, NONE), + PAD_NC(GPP_K18, NONE), + PAD_NC(GPP_K19, NONE), + PAD_NC(GPP_K20, NONE), + PAD_NC(GPP_K21, NONE), + PAD_NC(GPP_K22, NONE), + PAD_NC(GPP_K23, NONE), }; void mainboard_configure_gpios(void) |