summaryrefslogtreecommitdiff
path: root/src/mainboard/pcengines/apu1/acpi
diff options
context:
space:
mode:
authorJes Klinke <jbk@google.com>2020-10-30 13:46:39 -0700
committerPatrick Georgi <pgeorgi@google.com>2020-11-09 07:24:54 +0000
commite94f86571c0d327b67ab290e9f01f59a5561c29a (patch)
tree0f11d4ec2450ad5992ad88f9518e0d3afe6a5e09 /src/mainboard/pcengines/apu1/acpi
parentd1c0f958d1986a94ac55ae1d196ba286c311b90f (diff)
mb/google/volteer: Skip TPM detection except on SPI
Production Volteer devices have Cr50 TPM connected via SPI, depending on Cr50 firmware version it may or may not support long enough interrupt pulses for the SoC to safely be able to enable lowest power mode. Some reworked Volteer devices have had the Cr50 (Haven) TPM replaced with Dauntless, communicating via I2C. The I2C drivers do not support being accessed early in ramstage, before chip init and memory mapping, (tlcl_lib_init() will halt with an error finding the I2C controller base address.) Since the Dauntless device under development can be made to support longer interrupts, or a completely new interrupt signalling mode, there is no need to try to go through the same discovery as is done via SPI. This CL will skip the discovery, enabling the S0i3.4 sleep mode in all cases, on the reworked test devices. BUG=b:169526865, b:172509545 TEST=abuild -t GOOGLE_VOLTEER2 -c max -x Change-Id: I08a533cede30a3c0ab943938961dc7e4b572d4ce Signed-off-by: Jes Bodi Klinke <jbk@chromium.org> Reviewed-on: https://review.coreboot.org/c/coreboot/+/47049 Reviewed-by: Furquan Shaikh <furquan@google.com> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/mainboard/pcengines/apu1/acpi')
0 files changed, 0 insertions, 0 deletions