summaryrefslogtreecommitdiff
path: root/src/mainboard/iwave/iWRainbowG6/acpi_tables.c
diff options
context:
space:
mode:
authorDuncan Laurie <dlaurie@chromium.org>2017-03-14 16:37:55 -0700
committerDuncan Laurie <dlaurie@chromium.org>2017-03-15 19:45:42 +0100
commit4fa8a6f4fefe04eaa1579c03d36abf0fbc9a27f7 (patch)
tree41aecf71100340686b430faa32883f0d0175ccd7 /src/mainboard/iwave/iWRainbowG6/acpi_tables.c
parent2661a9f517dd2abe72728f21feaacca99b5089cc (diff)
intel/skylake: Fix bug in VR configuration with FSP 2.0
With the move to FSP 2.0 the number of VR types supported was reduced to 4, and the VR_RING type is no longer present. This means all existing boards using FSP 2.0 are incorrectly passing VR configuration into FSP as the values corresponding to "GT Sliced" and "GT Unsliced" have changed. Fix this by updating the skylake SOC VR handling to account for changes in the FSP configuration and no longer provide VR_RING type when using FSP 2.0. BUG=b:36228330 BRANCH=none TEST=manual: build and boot on Eve Change-Id: I59eea9fba006a4c235d7b42d07fdc6e4f44f7351 Signed-off-by: Duncan Laurie <dlaurie@chromium.org> Reviewed-on: https://review.coreboot.org/18818 Reviewed-by: Aaron Durbin <adurbin@chromium.org> Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net> Reviewed-by: Furquan Shaikh <furquan@google.com> Tested-by: build bot (Jenkins)
Diffstat (limited to 'src/mainboard/iwave/iWRainbowG6/acpi_tables.c')
0 files changed, 0 insertions, 0 deletions