diff options
author | Kyösti Mälkki <kyosti.malkki@gmail.com> | 2016-06-17 10:43:48 +0300 |
---|---|---|
committer | Martin Roth <martinroth@google.com> | 2016-06-21 00:43:20 +0200 |
commit | 408d3928236f275633f8656cc12e32949d304d9f (patch) | |
tree | a02149efa1a0b57c0ed8b5afe4bb76f98d35bff2 /src/mainboard/intel/d510mo | |
parent | 07921540dda79d810d8bfc6be211513c238a0d63 (diff) |
intel/car/cache_as_ram_ht.inc: Prepare for dynamic CONFIG_RAMTOP
Change-Id: Idb0f621553e76e771a5d6f2d492675ccd989d947
Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
Reviewed-on: https://review.coreboot.org/15228
Tested-by: build bot (Jenkins)
Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Diffstat (limited to 'src/mainboard/intel/d510mo')
-rw-r--r-- | src/mainboard/intel/d510mo/romstage.c | 4 |
1 files changed, 2 insertions, 2 deletions
diff --git a/src/mainboard/intel/d510mo/romstage.c b/src/mainboard/intel/d510mo/romstage.c index 28481c026f..f73bf649a9 100644 --- a/src/mainboard/intel/d510mo/romstage.c +++ b/src/mainboard/intel/d510mo/romstage.c @@ -24,6 +24,7 @@ #include <northbridge/intel/pineview/raminit.h> #include <northbridge/intel/pineview/pineview.h> #include <cpu/x86/bist.h> +#include <cpu/intel/romstage.h> #include <cpu/x86/lapic.h> #include <superio/winbond/w83627thg/w83627thg.h> #include <superio/winbond/common/winbond.h> @@ -33,7 +34,6 @@ #define SERIAL_DEV PNP_DEV(0x4e, W83627THG_SP1) #define SUPERIO_DEV PNP_DEV(0x4e, 0) -#include <cpu/intel/romstage.h> /* Early mainboard specific GPIO setup */ static void mb_gpio_init(void) @@ -102,7 +102,7 @@ static void rcba_config(void) RCBA32(0x3418) |= 1; } -void main(unsigned long bist) +void mainboard_romstage_entry(unsigned long bist) { const u8 spd_addrmap[4] = { 0x50, 0x51, 0, 0 }; |