summaryrefslogtreecommitdiff
path: root/src/mainboard/intel/adlrvp/include
diff options
context:
space:
mode:
authorSridhar Siricilla <sridhar.siricilla@intel.com>2020-10-28 22:28:07 +0530
committerSubrata Banik <subrata.banik@intel.com>2020-12-01 07:49:47 +0000
commitae81d59ecaf050f7e14adb136560e993a98164cf (patch)
tree7d81c6e58c85605d91520fa15d12fff8a9ba94e0 /src/mainboard/intel/adlrvp/include
parent4cb8776c31ceb4a5b9e353b2e9b2a4f751e1dc54 (diff)
mb/intel/adlrvp: Add support for LPDDR5
This patch adds LPDDR5 memory configuration parameters to FSP. TEST=Able to pass FSP-M MRC training on LPDDR5 RVP. Signed-off-by: Sridhar Siricilla <sridhar.siricilla@intel.com> Change-Id: I787bf97dd6c244bd3b0662e5bd061a2da80baa90 Reviewed-on: https://review.coreboot.org/c/coreboot/+/46899 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Reviewed-by: V Sowmya <v.sowmya@intel.com>
Diffstat (limited to 'src/mainboard/intel/adlrvp/include')
-rw-r--r--src/mainboard/intel/adlrvp/include/baseboard/variants.h2
1 files changed, 2 insertions, 0 deletions
diff --git a/src/mainboard/intel/adlrvp/include/baseboard/variants.h b/src/mainboard/intel/adlrvp/include/baseboard/variants.h
index 537e62451a..9cb8640860 100644
--- a/src/mainboard/intel/adlrvp/include/baseboard/variants.h
+++ b/src/mainboard/intel/adlrvp/include/baseboard/variants.h
@@ -14,6 +14,8 @@ enum adl_boardid {
ADL_P_LP4_2 = 0x11,
/* ADL-P DDR5 RVPs */
ADL_P_DDR5 = 0x12,
+ /* ADL-P LPDDR5 RVP */
+ ADL_P_LP5 = 0x13,
/* ADL-P DDR4 RVPs */
ADL_P_DDR4_1 = 0x14,
ADL_P_DDR4_2 = 0x3F,