aboutsummaryrefslogtreecommitdiff
path: root/src/mainboard/hp/2760p
diff options
context:
space:
mode:
authorAngel Pons <th3fanbus@gmail.com>2020-01-01 21:27:43 +0100
committerNico Huber <nico.h@gmx.de>2020-01-10 17:27:06 +0000
commitc97802fd4a9bc837bf4fe1d31e639283a43a15d2 (patch)
tree10f47c021312a318b9b6cd178717e83854f89222 /src/mainboard/hp/2760p
parenta022535f2ceb0a453c8df11c5e51fef8dde7bb1f (diff)
HP sandy/ivy laptops: Align devicetrees
This makes it easier to spot differences. Change-Id: I16596a661ee4e56c2cb1d0aef663067ae6159705 Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/38084 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Nico Huber <nico.h@gmx.de>
Diffstat (limited to 'src/mainboard/hp/2760p')
-rw-r--r--src/mainboard/hp/2760p/devicetree.cb14
1 files changed, 7 insertions, 7 deletions
diff --git a/src/mainboard/hp/2760p/devicetree.cb b/src/mainboard/hp/2760p/devicetree.cb
index f33d0160b7..c77367df92 100644
--- a/src/mainboard/hp/2760p/devicetree.cb
+++ b/src/mainboard/hp/2760p/devicetree.cb
@@ -45,9 +45,9 @@ chip northbridge/intel/sandybridge
device domain 0x0 on
subsystemid 0x103c 0x162a inherit
- device pci 00.0 on end # Host bridge Host bridge
+ device pci 00.0 on end # Host bridge
device pci 01.0 off end # PCIe Bridge for discrete graphics
- device pci 02.0 on end # Internal graphics VGA controller
+ device pci 02.0 on end # Internal graphics
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
@@ -71,7 +71,7 @@ chip northbridge/intel/sandybridge
device pci 16.3 off end # Management Engine KT
device pci 19.0 on end # Intel Gigabit Ethernet
device pci 1a.0 on end # USB2 EHCI #2
- device pci 1b.0 on end # High Definition Audio Audio controller
+ device pci 1b.0 on end # HD Audio controller
device pci 1c.0 on end # PCIe Port #1
device pci 1c.1 on end # PCIe Port #2, ExpressCard
device pci 1c.2 on end # PCIe Port #3, SD/MMC
@@ -82,14 +82,14 @@ chip northbridge/intel/sandybridge
device pci 1c.7 off end # PCIe Port #8
device pci 1d.0 on end # USB2 EHCI #1
device pci 1e.0 off end # PCI bridge
- device pci 1f.0 on # LPC bridge PCI-LPC bridge
+ device pci 1f.0 on # LPC bridge
chip ec/hp/kbc1126
register "ec_data_port" = "0x60"
- register "ec_cmd_port" = "0x64"
- register "ec_ctrl_reg" = "0xca"
+ register "ec_cmd_port" = "0x64"
+ register "ec_ctrl_reg" = "0xca"
register "ec_fan_ctrl_value" = "0x4d"
device pnp ff.1 off end
- end # kbc1126
+ end
end
device pci 1f.2 on end # SATA Controller 1
device pci 1f.3 off end # SMBus