summaryrefslogtreecommitdiff
path: root/src/mainboard/google/stout/acpi/superio.asl
diff options
context:
space:
mode:
authorLee Leahy <leroy.p.leahy@intel.com>2016-05-31 18:12:53 -0700
committerLeroy P Leahy <leroy.p.leahy@intel.com>2016-06-02 17:15:41 +0200
commitd52f2580e7b4b735d725d7d1e5a11a5ba93ced5c (patch)
treec989cdfdcb9a1bf471245361ea13bce68e8c1613 /src/mainboard/google/stout/acpi/superio.asl
parentc5b758bec803957455a460503547c5846917ae08 (diff)
drivers/intel/fsp1_1: Update weak MRC cache routines
Update the weak functions for the MRC cache. TEST=Build and run on Galileo Gen2 Change-Id: I54a1252cfff1a2f68b163f0feb65e2bceb37f6a9 Signed-off-by: Lee Leahy <leroy.p.leahy@intel.com> Reviewed-on: https://review.coreboot.org/15042 Tested-by: build bot (Jenkins) Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Diffstat (limited to 'src/mainboard/google/stout/acpi/superio.asl')
0 files changed, 0 insertions, 0 deletions