summaryrefslogtreecommitdiff
path: root/src/mainboard/google/octopus/dsdt.asl
diff options
context:
space:
mode:
authorSean Rhodes <sean@starlabs.systems>2023-04-19 08:47:15 +0100
committerLean Sheng Tan <sheng.tan@9elements.com>2023-06-19 12:27:39 +0000
commite633d37000c7dca9c02a15c5516aba618bcdd7f5 (patch)
tree0a2880f81e615e400cdd3f6cfdb1a229e390411c /src/mainboard/google/octopus/dsdt.asl
parent6e303aa89b906dc12b0bbf6024a23de339634eb1 (diff)
soc/intel/cometlake: Enable early caching of RAMTOP region
Enable early caching of the TOM region to optimize the boot time by selecting `SOC_INTEL_COMMON_BASECODE_RAMTOP` config. Purpose of this feature is to cache the TOM (with a fixed size of 16MB) for all consecutive boots even before calling into the FSP. Otherwise, this range remains un-cached until postcar boot stage updates the MTRR programming. FSP-M and late romstage uses this uncached TOM range for various purposes (like relocating services between SPI mapped cached memory to DRAM based uncache memory) hence having the ability to cache this range beforehand would help to optimize the boot time (more than 50ms as applicable). Signed-off-by: Sean Rhodes <sean@starlabs.systems> Change-Id: I579f85e84e0aba7f192ff81a6725d65b7f79ff75 Reviewed-on: https://review.coreboot.org/c/coreboot/+/74517 Reviewed-by: Lean Sheng Tan <sheng.tan@9elements.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/mainboard/google/octopus/dsdt.asl')
0 files changed, 0 insertions, 0 deletions