aboutsummaryrefslogtreecommitdiff
path: root/src/mainboard/google/jecht/Kconfig
diff options
context:
space:
mode:
authorPatrick Georgi <pgeorgi@chromium.org>2015-06-05 18:53:43 +0200
committerPatrick Georgi <pgeorgi@google.com>2015-06-09 14:28:38 +0200
commit04746fc22c667506da528394ca6764656b05657e (patch)
tree5733c63efe1fa4ac82d01e15004035e5d5d05961 /src/mainboard/google/jecht/Kconfig
parentaa04e18409805ad57eeb8d723744e237743ee0b4 (diff)
google/jecht: add new mainboard
Taken from CrOS, including everything up to commit da4c33913. Adapted to upstream. Change-Id: I095e6726a220200ba17719fc05fcdc521da484e8 Signed-off-by: Patrick Georgi <pgeorgi@chromium.org> Reviewed-on: http://review.coreboot.org/10432 Tested-by: build bot (Jenkins) Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org>
Diffstat (limited to 'src/mainboard/google/jecht/Kconfig')
-rw-r--r--src/mainboard/google/jecht/Kconfig50
1 files changed, 50 insertions, 0 deletions
diff --git a/src/mainboard/google/jecht/Kconfig b/src/mainboard/google/jecht/Kconfig
new file mode 100644
index 0000000000..fbf61def00
--- /dev/null
+++ b/src/mainboard/google/jecht/Kconfig
@@ -0,0 +1,50 @@
+if BOARD_GOOGLE_JECHT
+
+config BOARD_SPECIFIC_OPTIONS # dummy
+ def_bool y
+ select SOC_INTEL_BROADWELL
+ select BOARD_ROMSIZE_KB_8192
+ select SUPERIO_ITE_IT8772F
+ select VIRTUAL_DEV_SWITCH
+ select HAVE_ACPI_TABLES
+ select HAVE_OPTION_TABLE
+ select HAVE_ACPI_RESUME
+ select MMCONF_SUPPORT
+ select HAVE_SMI_HANDLER
+ select MAINBOARD_HAS_CHROMEOS
+ select MAINBOARD_HAS_LPC_TPM
+ select EXTERNAL_MRC_BLOB
+ select CHROMEOS_RAMOOPS_DYNAMIC
+ select INTEL_INT15
+ select CHROMEOS_VBNV_CMOS
+ select PHYSICAL_REC_SWITCH
+
+config MAINBOARD_DIR
+ string
+ default google/jecht
+
+config MAINBOARD_PART_NUMBER
+ string
+ default "Jecht"
+
+config IRQ_SLOT_COUNT
+ int
+ default 18
+
+config MAX_CPUS
+ int
+ default 8
+
+config VGA_BIOS_FILE
+ string
+ default "pci8086,0166.rom"
+
+config HAVE_IFD_BIN
+ bool
+ default n
+
+config HAVE_ME_BIN
+ bool
+ default n
+
+endif