summaryrefslogtreecommitdiff
path: root/src/mainboard/google/drallion/variants/sarien_cml
diff options
context:
space:
mode:
authorAamir Bohra <aamir.bohra@intel.com>2019-08-23 10:32:56 -0700
committerPatrick Georgi <pgeorgi@google.com>2019-09-02 06:41:32 +0000
commit00ad48554a32d10d82122720b34a3d7faab62d1f (patch)
treebedf3091f505ad4d08a5784cb23ee5454b1fd1a1 /src/mainboard/google/drallion/variants/sarien_cml
parent5b549f3770ff6b1fe11aef5341c4275edf4bbc60 (diff)
mb/google/drallion: Enable HDA for drallion platform
Enable PchHdaIDispCodecDisconnect and PchHdaAudioLinkHda for drallion variants. This is needed with FSP 1263. Signed-off-by: Selma BENSAID <selma.bensaid@intel.com> Change-Id: I13d3dd832c6fbdc2aad5ba578695edb8470806e8 Reviewed-on: https://review.coreboot.org/c/coreboot/+/35079 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Sathyanarayana Nujella <sathyanarayana.nujella@intel.com> Reviewed-by: Furquan Shaikh <furquan@google.com>
Diffstat (limited to 'src/mainboard/google/drallion/variants/sarien_cml')
-rw-r--r--src/mainboard/google/drallion/variants/sarien_cml/devicetree.cb4
1 files changed, 4 insertions, 0 deletions
diff --git a/src/mainboard/google/drallion/variants/sarien_cml/devicetree.cb b/src/mainboard/google/drallion/variants/sarien_cml/devicetree.cb
index d3aab62a68..84aacd58ec 100644
--- a/src/mainboard/google/drallion/variants/sarien_cml/devicetree.cb
+++ b/src/mainboard/google/drallion/variants/sarien_cml/devicetree.cb
@@ -56,6 +56,10 @@ chip soc/intel/cannonlake
register "LanWakeFromDeepSx" = "0"
register "WolEnableOverride" = "0"
+ # Disable iDisplay codec enumeration
+ register "PchHdaIDispCodecDisconnect" = "1"
+ register "PchHdaAudioLinkHda" = "1"
+
# VR Settings Configuration for 4 Domains
#+----------------+-------+-------+-------+-------+
#| Domain/Setting | SA | IA | GTUS | GTS |