summaryrefslogtreecommitdiff
path: root/src/mainboard/google/brya/variants/taeko4es
diff options
context:
space:
mode:
authorTracy Wu <tracy.wu@intel.com>2022-01-13 21:53:02 +0800
committerFelix Held <felix-coreboot@felixheld.de>2022-01-17 15:52:33 +0000
commitec877d633d0db3b40c28d2ef198313ab688cd3d4 (patch)
tree7e2d5f794e8a6f4304b9e25dc9bc0c168a27f283 /src/mainboard/google/brya/variants/taeko4es
parentc89be7ae425a9a37a2d3be050d607a8dd76147fa (diff)
mb/google/brya/variants/*: Add cpu pcie rp flags
Along with commit f94405219c (soc/intel/alderlake: Hook up FSP-S CPU PCIe UPDs), we need to set cpu pcie rp flags in devicetree now. This CL is to add proper cpu pcie flags (PCIE_RP_LTR and PCIE_RP_AER) in all intel projects or system will be blocked at PKGC2R with root port LTR not enable. BUG=b:214009181 TEST=Build and DUT (Kano) can enter deeper PKGC state normally. Signed-off-by: Tracy Wu <tracy.wu@intel.corp-partner.google.com> Change-Id: I0d8721bf1454448b7fc14655f0e4513001469a18 Reviewed-on: https://review.coreboot.org/c/coreboot/+/61073 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
Diffstat (limited to 'src/mainboard/google/brya/variants/taeko4es')
-rw-r--r--src/mainboard/google/brya/variants/taeko4es/overridetree.cb1
1 files changed, 1 insertions, 0 deletions
diff --git a/src/mainboard/google/brya/variants/taeko4es/overridetree.cb b/src/mainboard/google/brya/variants/taeko4es/overridetree.cb
index 5b7b49708e..7609ba6d4d 100644
--- a/src/mainboard/google/brya/variants/taeko4es/overridetree.cb
+++ b/src/mainboard/google/brya/variants/taeko4es/overridetree.cb
@@ -224,6 +224,7 @@ chip soc/intel/alderlake
register "cpu_pcie_rp[CPU_RP(1)]" = "{
.clk_req = 0,
.clk_src = 0,
+ .flags = PCIE_RP_LTR | PCIE_RP_AER,
}"
end
device ref tbt_pcie_rp0 off end