diff options
author | Sridhar Siricilla <sridhar.siricilla@intel.com> | 2021-05-28 20:00:02 +0530 |
---|---|---|
committer | Subrata Banik <subrata.banik@intel.com> | 2021-06-07 06:40:17 +0000 |
commit | d047927168e63004d0b4fa521b48d321af1b0ac6 (patch) | |
tree | 05bb492165ffde2bbb63d3445acdd21cbe94e9c3 /src/mainboard/google/asurada/Makefile.inc | |
parent | b67c5edf8247f94ec7a79068156f339f1eec4ac8 (diff) |
soc/intel/alderlake: Set Base Addresses for TBT DMA remapping engines
The patch configures 4KB memory region window for each of the TBT DMA
remapping engine. So, the remap engines map their register set to
the respective 4KB window.
TEST=Verified boot on Brya
Signed-off-by: Sridhar Siricilla <sridhar.siricilla@intel.com>
Change-Id: I669255065d60d73c4bea0eeb732c4114bcc447c0
Reviewed-on: https://review.coreboot.org/c/coreboot/+/55015
Reviewed-by: Subrata Banik <subrata.banik@intel.com>
Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/mainboard/google/asurada/Makefile.inc')
0 files changed, 0 insertions, 0 deletions