summaryrefslogtreecommitdiff
path: root/src/mainboard/emulation/spike-riscv/memlayout.ld
diff options
context:
space:
mode:
authorFelix Held <felix-coreboot@felixheld.de>2021-01-29 16:14:57 +0100
committerFelix Held <felix-coreboot@felixheld.de>2021-01-30 17:17:24 +0000
commitffc87e9cbe1a811332de6a87186e9c3ad3755709 (patch)
tree1ea23e66825463d202777d7dc3c09c31427f62a3 /src/mainboard/emulation/spike-riscv/memlayout.ld
parentac86cf33bf9ff29cbf77a38cd1f0c7e2ba1d1c1e (diff)
soc/amd/cezanne: add use result of acpi_is_wakeup_s3() in FSP calls
Cezanne doesn't have ACPI support yet, but in this case the function always returns 0, so it can already be used. Signed-off-by: Felix Held <felix-coreboot@felixheld.de> Change-Id: I1f5e1f31bf1e52988fcef90daf7b93169e21cbb1 Reviewed-on: https://review.coreboot.org/c/coreboot/+/50126 Reviewed-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/mainboard/emulation/spike-riscv/memlayout.ld')
0 files changed, 0 insertions, 0 deletions