summaryrefslogtreecommitdiff
path: root/src/mainboard/clevo/kbl-u
diff options
context:
space:
mode:
authorFelix Singer <felixsinger@posteo.net>2021-08-13 08:31:52 +0200
committerMichael Niewöhner <foss@mniewoehner.de>2021-08-28 18:21:26 +0000
commit0dcdb217cf4fe1d2e2055994930eda618e9fe892 (patch)
tree7fe4277d10a93aa908cabdc591f1dfa40bca5b66 /src/mainboard/clevo/kbl-u
parent621ae7c701033029352603f2978b7580295f59e3 (diff)
soc/intel/common: Use CHIPSET_LOCKDOWN_COREBOOT by default
Since all mainboards use `CHIPSET_LOCKDOWN_COREBOOT`, make it the default by changing its enum value to 0 and remove its configuration from all related devicetrees. If `common_soc_config.chipset_lockdown` is not configured with something else in the devicetree, then `CHIPSET_LOCKDOWN_COREBOOT` is used. Also, add a release note for the upcoming 4.15 release. Change-Id: I369f01d3da2e901e2fb57f2c83bd07380f3946a6 Signed-off-by: Felix Singer <felixsinger@posteo.net> Reviewed-on: https://review.coreboot.org/c/coreboot/+/56967 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org> Reviewed-by: Tim Crawford <tcrawford@system76.com> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Reviewed-by: Michael Niewöhner <foss@mniewoehner.de>
Diffstat (limited to 'src/mainboard/clevo/kbl-u')
-rw-r--r--src/mainboard/clevo/kbl-u/variants/n13xwu/devicetree.cb4
1 files changed, 0 insertions, 4 deletions
diff --git a/src/mainboard/clevo/kbl-u/variants/n13xwu/devicetree.cb b/src/mainboard/clevo/kbl-u/variants/n13xwu/devicetree.cb
index 607e5869bd..db4d1acb75 100644
--- a/src/mainboard/clevo/kbl-u/variants/n13xwu/devicetree.cb
+++ b/src/mainboard/clevo/kbl-u/variants/n13xwu/devicetree.cb
@@ -31,10 +31,6 @@ chip soc/intel/skylake
.tdp_pl2_override = 30,
}"
- register "common_soc_config" = "{
- .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
- }"
-
register "SerialIoDevMode" = "{
[PchSerialIoIndexUart2] = PchSerialIoSkipInit, // LPSS UART
}"