aboutsummaryrefslogtreecommitdiff
path: root/src/mainboard/asus/kgpe-d16/spd_notes.txt
diff options
context:
space:
mode:
authorArthur Heymans <arthur@aheymans.xyz>2019-11-19 15:55:05 +0100
committerKyösti Mälkki <kyosti.malkki@gmail.com>2019-11-20 18:58:43 +0000
commitf2e42c4a8ec75c162251c72df8ac3da12e8a3eb9 (patch)
treefd5851ba2be3965df592355d02bce01f7dab0215 /src/mainboard/asus/kgpe-d16/spd_notes.txt
parentad983eeec76ecdb2aff4fb47baeee95ade012225 (diff)
mb/*/*: Drop AMDFAM10 mainboards
Relocatable ramstage, postcar stage and C_ENVIRONMENT_BOOTBLOCK are now mandatory features, which this platform lacks. Change-Id: Ic00ca18de3d73a17041a3a2839307149ad7902b2 Signed-off-by: Arthur Heymans <arthur@aheymans.xyz> Reviewed-on: https://review.coreboot.org/c/coreboot/+/36961 Reviewed-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Reviewed-by: HAOUAS Elyes <ehaouas@noos.fr> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/mainboard/asus/kgpe-d16/spd_notes.txt')
-rw-r--r--src/mainboard/asus/kgpe-d16/spd_notes.txt46
1 files changed, 0 insertions, 46 deletions
diff --git a/src/mainboard/asus/kgpe-d16/spd_notes.txt b/src/mainboard/asus/kgpe-d16/spd_notes.txt
deleted file mode 100644
index d944229f00..0000000000
--- a/src/mainboard/asus/kgpe-d16/spd_notes.txt
+++ /dev/null
@@ -1,46 +0,0 @@
-====================================================================================================
-SPD mux
-====================================================================================================
- SP5100
- GPIO 60 GPIO 59
-Disabled 0 0
-Normal operation 0 1
-CPU 0 SPD 1 0
-CPU 1 SPD 1 1
-
-====================================================================================================
-W83795
-====================================================================================================
-
-Sensor mappings:
-CPU_FAN1: FAN1
-CPU_FAN2: FAN2
-FRNT_FAN1: FAN3
-FRNT_FAN2: FAN4
-FRNT_FAN3: FAN5
-FRNT_FAN4: FAN6
-FRNT_FAN5: FAN7
-REAR_FAN1: FAN8
-
-====================================================================================================
-Other hardware
-====================================================================================================
-
-RECOVERY1 middle pin is connected to southbridge (AMD SP5100) GPIO 61
-Normal is HIGH, recovery is LOW.
-
-+12VSB is generated using a charge pump attached to pin 7 of PU24 (APW7145).
-
-The +12VSB standby voltage to each bank of DIMMs is switched by a bank of small FETs located close to each RAM power regulator control chip.
-The +12V primary voltage (lower left pin of the FET placed on the upper left of the control chip of the second node) is also connected to the 232GE located near the PCI slot.
-
-The control line running to the gates of the +12VSB control FETs is connected to the +5VSB power for the USB ports.
-That line in turn is connected to +5VSB via the lone P06P03G PMOS transistor on the reverse side of the board, near the center on the lower half.
-The gate of that transistor is connected via a resistor to the source of the P06P03G PMOS transistor located adjacent to the unpopulated SMA clock header.
-The gate of that transistor is connected directly to the drain of the small FET directly below it.
-After that, there's a cascade of small FETs and resistors in that region, eventually leading to SuperIO pin 81.
-
-SuperIO pin 81 (VSBGATE#) enables the standby voltage rails when set LOW.
-VSBGATE# is reset on every assertion of PWRGOOD.
-
-Setting SuperIO LDN 9 CRF4 bits 1 or 0 (or both) to 0 disables NICB.