diff options
author | Aaron Durbin <adurbin@chromium.org> | 2012-11-07 12:27:29 -0600 |
---|---|---|
committer | Ronald G. Minnich <rminnich@gmail.com> | 2013-02-27 03:03:50 +0100 |
commit | 62f100b02888c2de21d61caf5d850f1184e8be1a (patch) | |
tree | 06b6cd5dcaa191699ce6455274891d9b7d58caf0 /src/lib | |
parent | da3087f67d516350249779745927861c4da2173d (diff) |
smm: Update rev 0x30101 SMM revision save state
According to both Haswell and the SandyBridge/Ivybridge
BWGs the save state area actually starts at 0x7c00 offset
from 0x8000. Update the em64t101_smm_state_save_area_t
structure and introduce a define for the offset.
Note: I have no idea what eptp is. It's just listed in the
haswell BWG. The offsets should not be changed.
Change-Id: I38d1d1469e30628a83f10b188ab2fe53d5a50e5a
Signed-off-by: Aaron Durbin <adurbin@chromium.org>
Reviewed-on: http://review.coreboot.org/2515
Tested-by: build bot (Jenkins)
Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net>
Reviewed-by: Ronald G. Minnich <rminnich@gmail.com>
Diffstat (limited to 'src/lib')
0 files changed, 0 insertions, 0 deletions