summaryrefslogtreecommitdiff
path: root/src/lib/memchr.c
diff options
context:
space:
mode:
authorLijian Zhao <lijian.zhao@intel.com>2017-09-14 16:25:18 -0700
committerAaron Durbin <adurbin@chromium.org>2017-10-11 17:26:07 +0000
commit0c8237aa0de9bd2c4a062b11f1f5dea414c2a845 (patch)
tree3618532e18ae50f0e980c52237d76d0a328ce730 /src/lib/memchr.c
parentbc37c678370ea0539ef90814bcf1cef50b42cb06 (diff)
soc/intel/cannonlake: Change default UART number to 2
Set default UART number to 2 if 32bit PCI got selected, the proper debug print can be seen from serial port in case of switch between platforms, especially when change to lpss uart from legacy uart or vise versa. Change-Id: If2e0e8c8ac86e49a245f3d1d4722d40be9c01e25 Signed-off-by: Lijian Zhao <lijian.zhao@intel.com> Reviewed-on: https://review.coreboot.org/21544 Reviewed-by: Aaron Durbin <adurbin@chromium.org> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/lib/memchr.c')
0 files changed, 0 insertions, 0 deletions