summaryrefslogtreecommitdiff
path: root/src/include/sar.h
diff options
context:
space:
mode:
authorEric Lai <eric_lai@quanta.corp-partner.google.com>2023-06-16 09:26:18 +0800
committerEric Lai <eric_lai@quanta.corp-partner.google.com>2023-06-17 02:37:47 +0000
commit884a70b379258f1b9186299b0fff5afe63ce32db (patch)
treee4f3cc245b8993476d05ecebb42e89734bf2e907 /src/include/sar.h
parent8e38a67baca1a917cdc2c1383ad0b6c44563baca (diff)
soc/intel/meteorlake: Update tcss_usb3 alias
TCSS and TBT use the same lane on schematic. Update the port start from 0 to match the Intel schematic. You can better follow the it without convert the port number. Signed-off-by: Eric Lai <eric_lai@quanta.corp-partner.google.com> Change-Id: Ic6631dcbbd9f6c79c756b015425e2da778eb395e Reviewed-on: https://review.coreboot.org/c/coreboot/+/75892 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Kapil Porwal <kapilporwal@google.com> Reviewed-by: Subrata Banik <subratabanik@google.com>
Diffstat (limited to 'src/include/sar.h')
0 files changed, 0 insertions, 0 deletions