summaryrefslogtreecommitdiff
path: root/Documentation/releases/coreboot-4.1-relnotes.md
diff options
context:
space:
mode:
authorWisley Chen <wisley.chen@quanta.corp-partner.google.com>2022-08-12 17:09:05 +0600
committerTim Wawrzynczak <twawrzynczak@chromium.org>2022-08-17 19:47:25 +0000
commitacb4d72fff2f67e182d8fb0354fa269d26800b76 (patch)
tree2505aae77198c4bbe699841bbcf171f4dcfecceb /Documentation/releases/coreboot-4.1-relnotes.md
parentd53c4784de6dbc536186491debd044414e13aad2 (diff)
mb/google/nissa/var/yaviks: Generate SPD ID for supported memory parts
Add supported memory parts in mem_parts_used list, and generate SPD ID for these parts. DRAM Part Name ID to assign MT62F512M32D2DR-031 WT:B 0 (0000) MT62F1G32D4DR-031 WT:B 1 (0001) H9JCNNNBK3MLYR-N6E 0 (0000) H58G56AK6BX069 2 (0010) K3LKBKB0BM-MGCP 2 (0010) BUG=b:242277219 BRANCH=None TEST=run part_id_gen to generate SPD id Change-Id: I46c168482113beb7cd28f387ed495847aba8602f Signed-off-by: Wisley Chen <wisley.chen@quanta.corp-partner.google.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/66682 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Reka Norman <rekanorman@chromium.org> Reviewed-by: Kangheui Won <khwon@chromium.org>
Diffstat (limited to 'Documentation/releases/coreboot-4.1-relnotes.md')
0 files changed, 0 insertions, 0 deletions