summaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorAaron Durbin <adurbin@chromium.org>2015-08-09 14:20:41 -0500
committerAaron Durbin <adurbin@chromium.org>2015-08-14 15:21:10 +0200
commit13e2ed3f0c1c798cb08faa4ae71f501b3e792a60 (patch)
tree13fef98befd3623ac51db035bf4b0bac31d08f90
parentced995a89f39c55639a26dce7e2a3e7bf5c2f873 (diff)
skylake: enable SMI routed GPIs
The first pass of the GPIO configuration patch didn't enable the SMI# generation for GPIs marked as SMI routed. Now when a pad is configured as SMI routed the bit for the SMI enablement is set accordingly. BUG=chrome-os-partner:43778 BRANCH=None TEST=Built and booted glados. Confirmed SMI_EN being set for SMI routed GPIOs. Original-Change-Id: I796b68accb7a49b03ef18539861e72fa9d169c26 Original-Signed-off-by: Aaron Durbin <adurbin@chromium.org> Original-Reviewed-on: https://chromium-review.googlesource.com/292010 Original-Reviewed-by: Duncan Laurie <dlaurie@chromium.org> Change-Id: I3be770234d3f605ae630ecd5cd4cfe4867243999 Signed-off-by: Aaron Durbin <adurbin@chromium.org> Reviewed-on: http://review.coreboot.org/11207 Tested-by: build bot (Jenkins) Reviewed-by: Patrick Georgi <pgeorgi@google.com>
-rw-r--r--src/soc/intel/skylake/gpio.c33
1 files changed, 32 insertions, 1 deletions
diff --git a/src/soc/intel/skylake/gpio.c b/src/soc/intel/skylake/gpio.c
index afd838f105..6a904bd399 100644
--- a/src/soc/intel/skylake/gpio.c
+++ b/src/soc/intel/skylake/gpio.c
@@ -156,11 +156,37 @@ static void gpio_handle_pad_mode(const struct pad_config *cfg)
write32(hostsw_own_reg, reg);
}
+static void gpi_enable_smi(gpio_t pad)
+{
+ const struct gpio_community *comm;
+ uint8_t *regs;
+ uint32_t *gpi_status_reg;
+ uint32_t *gpi_en_reg;
+ size_t group_offset;
+ uint32_t pad_mask;
+
+ comm = gpio_get_community(pad);
+
+ regs = pcr_port_regs(comm->port_id);
+ gpi_status_reg = (void *)&regs[GPI_SMI_STS_OFFSET];
+ gpi_en_reg = (void *)&regs[GPI_SMI_EN_OFFSET];
+
+ /* Offset of SMI STS/EN for this pad's group within the community. */
+ group_offset = (pad - comm->min) / GPIO_MAX_NUM_PER_GROUP;
+
+ /* Clear status then set enable. */
+ pad_mask = 1 << ((pad - comm->min) % GPIO_MAX_NUM_PER_GROUP);
+ write32(&gpi_status_reg[group_offset], pad_mask);
+ write32(&gpi_en_reg[group_offset],
+ read32(&gpi_en_reg[group_offset]) | pad_mask);
+}
+
static void gpio_configure_pad(const struct pad_config *cfg)
{
uint32_t *dw_regs;
uint32_t reg;
uint32_t termination;
+ uint32_t dw0;
const uint32_t termination_mask = PAD_TERM_MASK << PAD_TERM_SHIFT;
dw_regs = gpio_dw_regs(cfg->pad);
@@ -168,7 +194,9 @@ static void gpio_configure_pad(const struct pad_config *cfg)
if (dw_regs == NULL)
return;
- write32(&dw_regs[0], cfg->dw0);
+ dw0 = cfg->dw0;
+
+ write32(&dw_regs[0], dw0);
reg = read32(&dw_regs[1]);
reg &= ~termination_mask;
termination = cfg->attrs;
@@ -177,6 +205,9 @@ static void gpio_configure_pad(const struct pad_config *cfg)
write32(&dw_regs[1], reg);
gpio_handle_pad_mode(cfg);
+
+ if ((dw0 & PAD_FIELD(GPIROUTSMI, MASK)) == PAD_FIELD(GPIROUTSMI, YES))
+ gpi_enable_smi(cfg->pad);
}
void gpio_configure_pads(const struct pad_config *cfgs, size_t num)