summaryrefslogtreecommitdiff
path: root/3rdparty/opensbi
diff options
context:
space:
mode:
authorAngel Pons <th3fanbus@gmail.com>2021-02-15 15:15:22 +0100
committerAngel Pons <th3fanbus@gmail.com>2021-03-10 09:52:22 +0000
commit517750745f7fa4c29771c8fc0e03aa1449e44518 (patch)
treebcdbf969b8f73ec9f28da327751d7196ab25d43a /3rdparty/opensbi
parent8d735d2aa34655fa49c86b3df3ae9c478315ca61 (diff)
soc/intel/common/block/smm: Ignore PM1 and GPE0 events in SCI mode
When the SCI_EN bit is set, PM1 and GPE0 events will trigger a SCI instead of a SMI#. However, SMI_STS bits PM1_STS and GPE0_STS can still be set. Therefore, when SCI_EN is set, ignore PM1 and GPE0 events in the SMI# handler, as these events have triggered a SCI. Do not ignore any other SMI# types, since they cannot cause a SCI. Note that these bits are reserved on APL and GLK. However, SoC-specific code already accounts for it. Thus, no special handling is needed here. Change-Id: I5998b6bd61d796101786b57f9094cdaf0c3dfbaa Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/50750 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Nico Huber <nico.h@gmx.de> Reviewed-by: Furquan Shaikh <furquan@google.com> Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Diffstat (limited to '3rdparty/opensbi')
0 files changed, 0 insertions, 0 deletions