aboutsummaryrefslogtreecommitdiff
path: root/src/vendorcode/amd/cimx/rd890/nbDef.h
blob: 8589adcfd239936e64b156c56d644e67a5ddfe26 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
/**
 * @file
 *
 *
 *
 *
 *
 * @xrefitem bom "File Content Label" "Release Content"
 * @e project:      CIMx-NB
 * @e sub-project:
 * @e \$Revision:$   @e \$Date:$
 *
 */
/*****************************************************************************
 *
 * Copyright (C) 2012 Advanced Micro Devices, Inc.
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *     * Redistributions of source code must retain the above copyright
 *       notice, this list of conditions and the following disclaimer.
 *     * Redistributions in binary form must reproduce the above copyright
 *       notice, this list of conditions and the following disclaimer in the
 *       documentation and/or other materials provided with the distribution.
 *     * Neither the name of Advanced Micro Devices, Inc. nor the names of
 *       its contributors may be used to endorse or promote products derived
 *       from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
 * DISCLAIMED. IN NO EVENT SHALL ADVANCED MICRO DEVICES, INC. BE LIABLE FOR ANY
 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *
 ***************************************************************************/

#ifndef _NBDEF_H_
#define _NBDEF_H_

#pragma pack (push, 1)

AGESA_STATUS
AmdPowerOnResetInit (
  IN  OUT AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
NbPowerOnResetInit (
  IN      AMD_NB_CONFIG       *NbConfigPtr
  );

AGESA_STATUS
AmdHtInit (
  IN  OUT AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
NbHtInit (
  IN  OUT AMD_NB_CONFIG       *NbConfigPtr
  );

AGESA_STATUS
AmdEarlyPostInit (
  IN  OUT AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
NbEarlyPostInit (
  IN  OUT AMD_NB_CONFIG       *NbConfigPtr
  );

AGESA_STATUS
AmdMidPostInit (
  IN  OUT AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
NbMidPostInit (
  IN  OUT AMD_NB_CONFIG       *NbConfigPtr
  );

AGESA_STATUS
AmdLatePostInit (
  IN  OUT AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
NbLatePostInit (
  IN  OUT AMD_NB_CONFIG       *NbConfigPtr
  );

AGESA_STATUS
AmdPcieEarlyInit (
  IN  OUT AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
PcieEarlyInit (
  IN  OUT AMD_NB_CONFIG       *NbConfigPtr
  );


AGESA_STATUS
AmdS3Init (
  IN  OUT AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
AmdS3InitIommu (
  IN OUT   AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
NbS3Init (
  IN  OUT AMD_NB_CONFIG       *NbConfigPtr
  );

AGESA_STATUS
AmdPcieLateInit (
  IN      AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
AmdPcieLateInitWa (
  IN      AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
AmdPcieValidatePortState (
  IN      AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
PcieLateInit (
  IN      AMD_NB_CONFIG       *NbConfigPtr
  );

AGESA_STATUS
PcieLateInitWa (
  IN      AMD_NB_CONFIG    *NbConfigPtr
  );

AGESA_STATUS
PcieValidatePortState (
  IN      AMD_NB_CONFIG       *NbConfigPtr
  );

AGESA_STATUS
PcieLateInitPorts (
  IN      AMD_NB_CONFIG       *NbConfigPtr
  );


AGESA_STATUS
AmdPcieS3Init (
  IN      AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

BOOLEAN
PcieLibCheckGen2Disabled (
  IN      PORT                PortId,
  IN  OUT AMD_NB_CONFIG       *pConfig
  );

VOID
PcieLibSetGen2Disabled (
  IN      PORT                PortId,
  IN  OUT AMD_NB_CONFIG       *pConfig
  );


PCI_ADDR
PcieLibGetPortPciAddress (
  IN        PORT              PortId,
  IN        AMD_NB_CONFIG     *pConfig
  );

VOID
PcieLibSetLinkCompliance (
  IN        PORT              PortId,
  IN        AMD_NB_CONFIG     *pConfig
  );


AGESA_STATUS
PcieLibInitValidateInput (
  IN  OUT AMD_NB_CONFIG       *pConfig
  );

VOID
PcieLibSetPcieMmioBase (
  IN    UINT16                PcieMmioBase,
  IN    UINT16                PcieMmioSize,
  IN    AMD_NB_CONFIG         *pConfig
 );

AGESA_STATUS
PcieCheckSelectedPorts (
  IN      UINT16              SelectedPortMask,
  IN      AMD_NB_CONFIG       *pConfig
  );

PCIE_LINK_STATUS
PcieGetPortsLinkStatus (
  IN      UINT16              SelectedPortMask,
  IN  OUT PCIE_LINK_STATUS    *PortLinkStatus,
  IN      UINT32              Pooling,
  IN      AMD_NB_CONFIG       *pConfig
  );


UINT16
PcieFindPortsWithLinkStatus (
  IN     PCIE_LINK_STATUS     *PortLinkStatus,
  IN     PCIE_LINK_STATUS     LinkStatus
  );

AGESA_STATUS
PcieBrokenLaneWorkaround (
  IN      UINT16              SelectedPortMask,
  IN      AMD_NB_CONFIG       *pConfig
  );

AGESA_STATUS
PcieGen2Workaround (
  IN      UINT16              SelectedPortMask,
  IN      AMD_NB_CONFIG       *pConfig
  );

AGESA_STATUS
PcieMiscWorkaround (
  IN      PCIE_LINK_STATUS    *PortsLinkStatus,
  IN      AMD_NB_CONFIG       *pConfig
  );

AGESA_STATUS
PcieCheckVco (
  IN      UINT16              SelectedPortMask,
  IN      PCIE_LINK_STATUS    *PortsLinkStatus,
  IN      AMD_NB_CONFIG       *pConfig
  );


VOID
PcieLibPortTrainingControl (
  IN       PORT               PortId,
  IN       PCIE_LINK_TRAINING Operation,
  IN       AMD_NB_CONFIG      *pConfig
  );

VOID
PcieLibSetCoreConfiguration (
  IN        CORE              CoreId,
  IN        AMD_NB_CONFIG     *pConfig
  );

VOID
PcieLibCommonCoreInit (
  IN      CORE                CoreId,
  IN      AMD_NB_CONFIG       *pConfig
  );

LINK_INFO
PcieLibGetPortLinkInfo (
  IN        PORT              PortId,
  IN        AMD_NB_CONFIG     *pConfig
  );

VOID
PcieLibPowerOffPortLanes (
  IN      PORT                PortId,
  IN      PCIE_LINK_WIDTH     Width,
  IN      AMD_NB_CONFIG       *pConfig
  );

BOOLEAN
PcieLibIsPortReversed (
  IN        PORT              PortId,
  IN        AMD_NB_CONFIG     *pConfig
);

VOID
PcieLibPowerOffPll (
  IN      CORE  CoreId,
  IN      AMD_NB_CONFIG       *pConfig
  );

AGESA_STATUS
PcieInitSelectedPorts (
  IN      UINT16              SelectedPortMask,
  IN  OUT AMD_NB_CONFIG       *pConfig
  );

VOID
PcieLibCommonPortInit (
  IN      PORT                PortId,
  IN      AMD_NB_CONFIG       *pConfig
  );

VOID
PcieLibSetLinkMode (
  IN      PORT                PortId,
  IN      PCIE_LINK_MODE      Operation,
  IN      AMD_NB_CONFIG       *pConfig
  );

AGESA_STATUS
PciePreTrainingInit (
  IN  OUT AMD_NB_CONFIG       *pConfig
  );

AGESA_STATUS
PcieInitPorts (
  IN  OUT AMD_NB_CONFIG       *pConfig
  );

AGESA_STATUS
PcieAfterTrainingInit (
  IN      AMD_NB_CONFIG       *pConfig
  );

VOID
PcieLibUnHidePorts (
  IN      AMD_NB_CONFIG       *pConfig
  );

VOID
PcieLibHidePorts (
  IN      AMD_NB_CONFIG       *pConfig
  );

AGESA_STATUS
PcieLibRequestPciReset (
  IN      AMD_NB_CONFIG       *pConfig
  );

AGESA_STATUS
PcieLibResetSlot (
  IN      PORT                PortId,
  IN      AMD_NB_CONFIG       *pConfig
  );


VOID
PcieLibManageTxClock (
  IN      CORE                CoreId,
  IN      AMD_NB_CONFIG       *pConfig
  );

VOID
PcieLibManageLclkClock (
  IN      CORE                CoreId,
  IN      AMD_NB_CONFIG       *pConfig
  );

VOID
PcieLibEnablePllPowerOffInL1 (
  IN      CORE  CoreId,
  IN      AMD_NB_CONFIG       *pConfig
  );


CORE
PcieLibGetCoreId (
  IN      PORT                PortId,
  IN      AMD_NB_CONFIG       *pConfig
  );

UINT32
PcieLibGetCoreAddress (
  IN      CORE                CoreId,
  IN      AMD_NB_CONFIG       *pConfig
  );


AGESA_STATUS
AmdPcieInitializer (
  IN OUT  AMD_NB_CONFIG_BLOCK *ConfigPtr
  );

AGESA_STATUS
PcieLibInitializer (
  IN  OUT AMD_NB_CONFIG       *pConfig
  );


BOOLEAN
PcieLibIsValidPortId (
  IN      PORT                PortId,
  IN      AMD_NB_CONFIG       *pConfig
);

BOOLEAN
PcieLibIsValidCoreId (
  IN      CORE                CoreId,
  IN      AMD_NB_CONFIG       *pConfig
);

VOID
PcieLibPreTrainingInit (
  IN      AMD_NB_CONFIG       *pConfig
  );

VOID
PcieLibMiscLateCoreSetting (
  IN      CORE  CoreId,
  IN      AMD_NB_CONFIG       *pConfig
  );


AGESA_STATUS
PcieLateValidateConfiguration (
  IN      AMD_NB_CONFIG       *pConfig
  );

VOID
PcieForcePortsVisibleOrDisable (
  IN      AMD_NB_CONFIG       *NbConfigPtr
  );

/*
VOID
PcieReportCoreDisableStatus (
  IN      AMD_NB_CONFIG       *NbConfigPtr
  );
*/

AGESA_STATUS
PcieLateInitCores (
  IN      AMD_NB_CONFIG       *pConfig
  );

AGESA_STATUS
PcieLateCommonPortInit (
  IN      PORT                PortId,
  IN      AMD_NB_CONFIG       *pConfig
  );


VOID
PcieLibStrapModeControl (
  IN      CORE                CoreId,
  IN      PCIE_STRAP_MODE     Operation,
  IN  OUT AMD_NB_CONFIG       *pConfig
  );

VOID
PcieLibCoreAfterTrainingInit (
  IN      CORE                CoreId,
  IN      AMD_NB_CONFIG       *pConfig
  );

PORT_STATIC_INFO*
PcieLibGetStaticPortInfo (
  IN      PORT                PortId,
  IN  OUT AMD_NB_CONFIG       *pConfig
  );

CORE_INFO*
PcieLibGetCoreInfo (
  IN      CORE                CoreId,
  IN      AMD_NB_CONFIG       *pConfig
  );

PORT
PcieLibNativePortId (
  IN      PORT                PortId,
  IN  OUT AMD_NB_CONFIG       *pConfig
  );


VOID
PcieNbSbSetupVc (
  IN      AMD_NB_CONFIG       *pConfig
 );


VOID
PcieLibLateInit (
  IN      AMD_NB_CONFIG       *pConfig
 );

VOID
PcieLibValidatePortStateInit (
  IN      AMD_NB_CONFIG     *pConfig
  );

VOID
PcieInitiateSoftwareGen2 (
  IN      PORT                PortId,
  IN      AMD_NB_CONFIG       *pConfig
 );

AGESA_STATUS
PcieRecoveryInitializer (
  IN OUT  AMD_NB_CONFIG       *NbConfigPtr
  );

PCI_CORE_RESET
PcieLibCoreReset (
  IN      CORE                CoreId,
  IN      PCI_CORE_RESET      Operation,
  IN      AMD_NB_CONFIG       *pConfig
 );


PORT_INFO*
PcieLibGetPortInfo (
  IN       PORT               PortId,
  IN  OUT  AMD_NB_CONFIG      *pConfig
  );

PCIE_DEVICE_TYPE
PcieGetDeviceType (
  IN      PCI_ADDR            Device,
  IN      AMD_NB_CONFIG       *pConfig
  );

UINT8
PcieLibGetActiveCoreMap (
  IN      AMD_NB_CONFIG       *pConfig
  );

#pragma pack (pop)
#endif