aboutsummaryrefslogtreecommitdiff
path: root/src/vendorcode/amd/agesa/f15/Proc/CPU/Family/0x15/OR/F15OrPciTables.c
blob: ce0781757583c53fc208bf19bae71f0993603f0f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
/* $NoKeywords:$ */
/**
 * @file
 *
 * AMD Family_15 Orochi PCI tables with values as defined in BKDG
 *
 * @xrefitem bom "File Content Label" "Release Content"
 * @e project:      AGESA
 * @e sub-project:  CPU/Family/0x15/OR
 * @e \$Revision: 59564 $   @e \$Date: 2011-09-26 12:33:51 -0600 (Mon, 26 Sep 2011) $
 *
 */
/*
 ******************************************************************************
 *
 * Copyright (C) 2012 Advanced Micro Devices, Inc.
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *     * Redistributions of source code must retain the above copyright
 *       notice, this list of conditions and the following disclaimer.
 *     * Redistributions in binary form must reproduce the above copyright
 *       notice, this list of conditions and the following disclaimer in the
 *       documentation and/or other materials provided with the distribution.
 *     * Neither the name of Advanced Micro Devices, Inc. nor the names of
 *       its contributors may be used to endorse or promote products derived
 *       from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
 * DISCLAIMED. IN NO EVENT SHALL ADVANCED MICRO DEVICES, INC. BE LIABLE FOR ANY
 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 ******************************************************************************
 */

/*----------------------------------------------------------------------------------------
 *                             M O D U L E S    U S E D
 *----------------------------------------------------------------------------------------
 */
#include "AGESA.h"
#include "cpuRegisters.h"
#include "Table.h"
#include "Filecode.h"
CODE_GROUP (G3_DXE)
RDATA_GROUP (G3_DXE)

#define FILECODE PROC_CPU_FAMILY_0X15_OR_F15ORPCITABLES_FILECODE


/*----------------------------------------------------------------------------------------
 *                   D E F I N I T I O N S    A N D    M A C R O S
 *----------------------------------------------------------------------------------------
 */

/*----------------------------------------------------------------------------------------
 *                  T Y P E D E F S     A N D     S T R U C T U R E S
 *----------------------------------------------------------------------------------------
 */

/*----------------------------------------------------------------------------------------
 *           P R O T O T Y P E S     O F     L O C A L     F U N C T I O N S
 *----------------------------------------------------------------------------------------
 */

/*----------------------------------------------------------------------------------------
 *                          E X P O R T E D    F U N C T I O N S
 *----------------------------------------------------------------------------------------
 */

//  P C I    T a b l e s
// ----------------------

STATIC CONST TABLE_ENTRY_FIELDS ROMDATA F15OrPciRegisters[] =
{
// F0x68 - Link Transaction Control
// bit[11]   , RespPassPW = 1
// bits[14:13], BufRelPri = 1
// bit[19:17], for 8bit APIC config
// bit[22:21], DsNpReqLmt = 10b
// bit [25] CHtExtAddrEn = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_0, 0x68),  // Address
      0x024E2800,                           // regData
      0x026E6800,                           // regMask
    }}
  },
// F0x6C - Link Initialization Control
// bit[23] TxSSBusPwrSaveEn = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_0, 0x6C),  // Address
      0x00800000,                           // regData
      0x00800000,                           // regMask
    }}
  },
// F0x[E4,A4,C4,84] Link Control Register
// bit [15] Addr64bitEn = 1
  {
    HtHostPciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
   },
    {AMD_PF_ALL},
    {{
      HT_HOST_FEAT_NONCOHERENT,
      0x4,
      0x00008000,
      0x00008000,
    }}
  },
// F0x[E4,C4,A4,84] - Link 0 Control Register
// bit[13] LdtStopTriEn = 1
  {
    HtHostPciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      HT_HOST_FEATURES_ALL,                 // link feats
      0x04,                                 // Address
      0x00002000,                           // regData
      0x00002000,                           // regMask
    }}
  },
// F0x[E4,C4,A4,84] - Link 0 Control Register
// bit [12] IsocEn = 0 default
  {
    HtHostPciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    { (AMD_PF_NFCM | AMD_PF_UMA) },
    {{
      HT_HOST_FEATURES_ALL,                 // link feats
      0x04,                                 // Address
      0x00000000,                           // regData
      0x00001000,                           // regMask
    }}
  },
// F0x[E4,C4,A4,84] - Link 0 Control Register
// bit [12] IsocEn = 1 for Isochronous control flow modes.
  {
    HtHostPciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    { (AMD_PF_UMA_IFCM | AMD_PF_IFCM | AMD_PF_IOMMU) },
    {{
      HT_HOST_FEATURES_ALL,                 // link feats
      0x04,                                 // Address
      0x00001000,                           // regData
      0x00001000,                           // regMask
    }}
  },
// F0x[F0,D0,B0,90] - Link Base Channel Buffer Count
// bit[31] LockBc = 1
  {
    HtHostPciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      HT_HOST_FEATURES_ALL,                 // link feats
      0x10,                                 // Address
      0x80000000,                           // regData
      0x80000000,                           // regMask
    }}
  },
// F0x150 - Link Global Retry Control Register
// bit[18:16] TotalRetryAttempts = 7
// bit[13] HtRetryCrcDatInsDynEn = 1
// bit[12]HtRetryCrcCmdPackDynEn = 1
// bit[11:9] HtRetryCrcDatIns = leave default reset value (erratum #600)
// bit[8] HtRetryCrcCmdPack = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_0, 0x150), // Address
      0x00073100,                           // regData
      0x00073100,                           // regMask
    }}
  },
// F0x16C - Link Global Extended Control Register
// bit[22:17] FullT0Time = 0x33
// bit[15:13] ForceFullT0 = 7
// bit[7:6] InLnSt = 01b (PHY_OFF)
// bit[5:0] T0Time = 0x26
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_0, 0x16C), // Address
      0x0066E066,                           // regData
      0x007EE0FF,                           // regMask
    }}
  },
// F0x[18C:170] - Link Extended Control Register - All connected links.
// bit[8] LS2En = 1
  {
    HtLinkPciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platform Features
    {{
      HT_HOST_FEATURES_ALL,
      MAKE_SBDFO (0, 0, 24, FUNC_0, 0x170), // Address
      0x00000100,                           // regData
      0x00000100,                           // regMask
    }}
  },
// F2x1B0 - Extended Memory Controller Configuration Low
// bits[10:8], CohPrefPrbLmt = 0
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                        // CpuFamily
      AMD_F15_OR_ALL                        // CpuRevision
    },
    {AMD_PF_ALL},                             // platformFeatures
    {{
      PERFORMANCE_PROBEFILTER,              // Features
      MAKE_SBDFO (0, 0, 24, FUNC_2, 0x1B0), // Address
      0x00000000,                           // regData
      0x00000700,                           // regMask
    }}
  },
// Function 3 - Misc. Control

// F3x40 - MCA NB Control
//
// bit[8], MstrAbrtEn = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x40),  // Address
      0x00000100,                           // regData
      0x00000100,                           // regMask
    }}
  },
// F3x44 - MCA NB Configuration
// bit[30]  SyncOnDramAdrParErrEn = 1
// bit[27]  NB MCA to Master CPU Enable = 1
// bit[25]  DisPciCfgCpuErrRsp = 1
// bit[21]  SyncFloodOnAnyUcErr = 1
// bit[20]  SyncOnWDTEn = 1
// bit[6]   CpuErrDis = 1
// bit[4]   SyncPktPropDis = 0
// bit[3]   SyncPktGenDis = 0
// bit[2]   SyncOnUcEccEn = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x44),  // Address
      0x4A300044,                           // regData
      0x4A30005C,                           // regMask
    }}
  },
// F3x70 - SRI_to_XBAR Command Buffer Count
// bits[30:28] IsocRspCBC = 1
// bits[26:24] IsocPreqCBC = 0
// bits[22:20] IsocReqCBC = 1
// bits[18:16] UpRspCBC = 7
// bits[14:12] DnPreqCBC = 1
// bits[10:8]  UpPreqCBC = 1
// bits[7:6]   DnRspCBC = 1
// bits[5:4]   DnReqCBC = 1
// bits[2:0]   UpReqCBC = 5
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x70),  // Address
      0x10171155,                           // regData
      0x777777F7,                           // regMask
    }}
  },
// F3x74 - XBAR_to_SRI Command Buffer Count
// bits[31:28] DRReqCBC = 0
// bits[26:24] IsocPreqCBC = 0
// bits[23:20] IsocReqCBC = 1
// bits[19:16] ProbeCBC = 7
// bits[14:12] DnPreqCBC = 2
// bits[10:8]  UpPreqCBC = 1
// bits[6:4]   DnReqCBC = 1
// bits[2:0]   UpReqCBC = 1
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      PERFORMANCE_L3_CACHE,                 // Features
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x74),  // Address
      0x00172111,                           // regData
      0xF7FF7777,                           // regMask
    }}
  },
// F3x78 - MCT to XBAR Buffer Count
// bits[12:8]  ProbeCBC = 0Eh
// bits[4:0]   RspCBC = 12h
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      PERFORMANCE_PROFILE_ALL,              // Features
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x78),  // Address
      0x00000E12,                           // regData
      0x00001F1F,                           // regMask
    }}
  },
// F3x78 - MCT to XBAR Buffer Count
// bits[12:8]  ProbeCBC = 0Ch
// bits[4:0]   RspCBC = 14h
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      PERFORMANCE_PROBEFILTER,              // Features
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x78),  // Address
      0x00000C14,                           // regData
      0x00001F1F,                           // regMask
    }}
  },
// F3x7C - Free List Buffer Count
// bits[26:23] SrqExtFreeListBC = 8
// bits[22:20] Sri2XbarFreeRspDBC = 0
// bits[19:16] Sri2XbarFreeXreqDBC = 0xD
// bits[15:12] Sri2XbarFreeRspCBC = 0
// bits[11:8]  Sri2XbarFreeXreqCBC = 0xF
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x7C),  // Address
      0x040D0F00,                           // regData
      0x07FFFF00,                           // regMask
    }}
  },
// F3x7C - Free List Buffer Count
// bits[4:0]   Xbar2SriFreeListCBC = 0x16
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      PERFORMANCE_L3_CACHE,                 // Features
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x7C),               // Address
      0x00000016,                           // regData
      0x0000001F,                           // regMask
    }}
  },
// F3x80 - ACPI Power State Control
// ACPI State C2
// bit[0] CpuPrbEn = 1
// bit[1] NbLowPwrEn = 0
// bit[2] NbGateEn = 0
// bits[7:5] ClkDivisor = 4
// ACPI State C3, C1E or Link init
// bit[0] CpuPrbEn = 0
// bit[1] NbLowPwrEn = 1
// bit[2] NbGateEn = 0
// bit[3] NbCofChg = 0
// bit[4] Reserved = 0
// bits[7:5] ClkDivisor = 7
// NB P-state changes
// bit[0] CpuPrbEn = 1
// bit[1] NbLowPwrEn = 1
// bit[2] NbGateEn = 0
// bit[3] NbCofChg = 1
// bit[4] Reserved = 0
// bits[7:5] ClkDivisor = 0
// S1
// bit[0] CpuPrbEn = 0
// bit[1] NbLowPwrEn = 1
// bit[2] NbGateEn = 0
// bit[3] NbCofChg = 0
// bit[4] Reserved = 0
// bits[7:5] ClkDivisor = 7
  {
    PciRegister,
    {
      AMD_FAMILY_15,                        // CpuFamily
      AMD_F15_OR_ALL                        // CpuRevision
    },
    {AMD_PF_ALL},                             // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x80),  // Address
      0xE20BE281,                           // regData
      0xFFFFFFE7,                           // regMask
    }}
  },
// F3x84 - ACPI Power State Control
// ACPI State S3
// bit[0] CpuPrbEn = 0
// bit[1] NbLowPwrEn = 1
// bit[2] NbGateEn = 0
// bit[3] NbCofChg = 0
// bit[4] Reserved = 0
// bits[7:5] ClkDivisor = 7
// ACPI State S4/S5
// bit[0] CpuPrbEn = 0
// bit[1] NbLowPwrEn = 1
// bit[2] NbGateEn = 0
// bit[3] NbCofChg = 0
// bit[4] Reserved = 0
// bits[7:5] ClkDivisor = 7
// ACPI State C1
// bit[0] CpuPrbEn = 0
// bit[1] NbLowPwrEn = 0
// bit[2] NbGateEn = 0
// bit[3] NbCofChg = 0
// bit[4] Reserved = 0
// bits[7:5] ClkDivisor = 7
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x84),  // Address
      0xE0E200E2,                           // regData
      0xEFFF00FF,                           // regMask
    }}
  },
// F3x84 - ACPI Power State Control
// ACPI State C1
// bits[0] CpuPrbEn = 0
// bits[1] NbLowPwrEn = 0
// bits[2] NbGateEn = 0
// bits[7:5] ClkDivisor = 4
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_SINGLE_CORE},                   // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x84),  // Address
      0x80000000,                           // regData
      0xE7000000,                           // regMask
    }}
  },
// F3x90 - GART Aperture Control
// bit[6] = DisGartTblWlkPrb, Erratum 540
  {
    PciRegister,
    {
      AMD_FAMILY_15,                        // CpuFamily
      AMD_F15_OR_ALL                        // CpuRevision
    },
    {AMD_PF_ALL},                             // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x90),  // Address
      0x00000040,                           // regData
      0x00000040,                           // regMask
    }}
  },
// F3xA0 - Power Control Miscellaneous
// bit[9] SviHighFreqSel = 1, if PERFORMANCE_VRM_HIGH_SPEED_ENABLE == TRUE
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                        // CpuFamily
      AMD_F15_OR_ALL                        // CpuRevision
    },
    {AMD_PF_ALL},                             // platformFeatures
    {{
      PERFORMANCE_VRM_HIGH_SPEED_ENABLE,    // PerformanceFeatures
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0xA0),  // Address
      0x00000200,                           // regData
      0x00000200,                           // regMask
    }}
  },
// F3xD4 - Clock Power Timing Control 0
// bits[11:8] ClkRampHystSel = 0xF
// bits[15] StutterScrubEn = 0
// bits[14] CacheFlushImmOnAllHalt = 0
// bits[13] MTC1eEn = 0
// bits[17:16] LnkPllLock = 1
// bits[30:28] NbClkDiv = 4
// bits[31] NbClkDivApplyAll = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0xD4),  // Address
      0xC0010F00,                           // regData
      0xF003EF00,                           // regMask
    }}
  },
// F3xD8 - Clock Power Timing Control 1
// bits[6:4]   VSRampSlamTime = 1
// bits[27:24] ReConDel = 3
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0xD8),  // Address
      0x03000010,                           // regData
      0x0F000070,                           // regMask
    }}
  },
// F3x140 - SRI_to_XCS Token Count
// bits[1:0]   UpReqTok = 1
// bits[3:2]   DnReqTok = 1
// bits[5:4]   UpPreqTok = 1
// bits[7:6]   DnPreqTok = 1
// bits[11:10] DnRspTok = 1
// bits[13:12] IsocReqTok = 1
// bits[15:14] IsocPreqTok = 0
// bits[17:16] IsocRspTok = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platform Features
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x140), // Address
      0x00011455,                           // regData
      0x0003FCFF,                           // regMask
    }}
  },
// F3x144 - MCT to XCS Token Count
// bits[3:0] RspTok = 5
// bits[7:4] ProbeTok = 5
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      PERFORMANCE_PROFILE_ALL,
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x144), // Address
      0x00000055,                           // regData
      0x000000FF,                           // regMask
    }}
  },
// F3x144 - MCT to XCS Token Count
// bits[3:0] RspTok = 8
// bits[7:4] ProbeTok = 2
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      PERFORMANCE_PROBEFILTER,              // Features
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x144), // Address
      0x00000028,                           // regData
      0x000000FF,                           // regMask
    }}
  },
// F3x160 - NB Machine Check Misc 0
// bits[23:20] LvtOffset = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x160), // Address
      0x00100000,                           // regData
      0x00F00000,                           // regMask
    }}
  },
// F3x168 - NB Machine Check Misc 1
// bits[23:20] LvtOffset = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x168), // Address
      0x00100000,                           // regData
      0x00F00000,                           // regMask
    }}
  },
// F3x170 - NB Machine Check Misc 2
// bits[23:20] LvtOffset = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x170), // Address
      0x00100000,                           // regData
      0x00F00000,                           // regMask
    }}
  },
// F3x180 - NB Extended Configuration
// bit[1]  SyncFloodOnUsPwDatErr = 1
// bit[5]  DisPciCfgCpuMstAbtRsp = 1
// bit[6]  SyncFloodOnDatErr = 1
// bit[7]  SyncFloodOnTgtAbtErr = 1
// bit[8]  SyncFloodOnHtProtEn = 1
// bit[9]  SyncOnUCNbAryEn = 1
// bit[20] SyncFloodOnL3LeakErr = 1
// bit[21] SyncFloodOnCpuLeakErr = 1
// bit[22] SyncFloodOnTblWalkErr = 1
// bit[24] McaLogErrAddrWdtErr = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x180), // Address
      0x017003E2,                           // regData
      0x017003E2,                           // regMask
    }}
  },
// F3x188 - NB Configuration 2 Register
// bit[9]  DisL3HiPriFreeListAlloc = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                        // CpuFamily
      AMD_F15_OR_ALL                        // CpuRevision
    },
    {AMD_PF_ALL},                             // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x188), // Address
      0x00000200,                           // regData
      0x00000200,                           // regMask
    }}
  },
// F3x1A0 - L3 Buffer Count
// bits[17:16] CpuToNbFreeBufCnt = 3
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      PERFORMANCE_L3_CACHE,                 // Features
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x1A0), // Address
      0x00030000,                           // regData
      0x00030000,                           // regMask
    }}
  },
// F3x1B8 - L3 Control 1
// bit[12] L3PrivReplEn = 1
// bit[18] Reserved = 1, Erratum #504
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      PERFORMANCE_L3_CACHE,                 // Features
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x1B8), // Address
      0x00041000,                           // regData
      0x00041000,                           // regMask
    }}
  },
// F3x1E4 - SBI Control
// bits[11:8] LvtOffset = 3
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_3, 0x1E4), // Address
      0x00000300,                           // regData
      0x00000F00,                           // regMask
    }}
  },
// F4x104 - TDP Accumulator Divisor Control
// bits[1:0] TdpAccDivVal = 1
// bits[13:2] TdpAccDivRate = 0x0C8
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_4, 0x104), // Address
      0x00000321,                           // regData
      0x00003FFF,                           // regMask
    }}
  },
// F4x110 - Sample and Residency Timer
// bits[11:0] CSampleTimer = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_4, 0x110), // Address
      0x00000001,                           // regData
      0x00000FFF,                           // regMask
    }}
  },
// F4x118 - C-state Control 1
// bit [0]     CpuPrbEnCstAct0 = 0
// bit [1]     CacheFlushEnCstAct0 = 0
// bits[3:2]   CacheFlushTmrSelCstAct0 = 0
// bits[7:5]   ClkDivisorCstAct0 = 0
// bit [8]     PwrGateEnCstAct0 = 0
// bit [16]    CpuPrbEnCstAct1 = 0
// bit [17]    CacheFlushEnCstAct1 = 0
// bits[19:18] CacheFlushTmrSelCstAct1 = 0
// bits[23:21] ClkDivisorCstAct1 = 0
// bit [24]    PwrGateEnCstAct1 = 0
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_4, 0x118), // Address
      0x00000000,                           // regData
      0x01EF01EF,                           // regMask
    }}
  },
// F4x11C - C-state Control 2
// bit [0]     CpuPrbEnCstAct2 = 0
// bit [1]     CacheFlushEnCstAct2 = 0
// bits[3:2]   CacheFlushTmrSelCstAct2 = 0
// bits[7:5]   ClkDivisorCstAct2 = 0
// bit [8]     PwrGateEnCstAct2 = 0
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_4, 0x11C), // Address
      0x00000000,                           // regData
      0x000001EF,                           // regMask
    }}
  },
// F4x128 - C-state Policy Control 1
// bits[20:18] CacheFlushSucMonThreshold = 4
// bits[11:5]  CacheFlushTmr = 0x28
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_4, 0x128), // Address
      0x00100500,                           // regData
      0x001C0FE0,                           // regMask
    }}
  },
// F4x16C - APM TDP Control
// bit[4] ApmTdpLimitIntEn = 1
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_4, 0x16C), // Address
      0x00000010,                           // regData
      0x00000010,                           // regMask
    }}
  },
// F4x1C4 - L3 Power Control Register
// bits[8] L3PwrSavEn = 1
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      PERFORMANCE_L3_CACHE,                 // Features
      MAKE_SBDFO (0, 0, 24, FUNC_4, 0x1C4), // Address
      0x00000100,                           // regData
      0x00000100,                           // regMask
    }}
  },
// F4x1CC - L3 Control 2
// bit[4]    ImplRdAnySubUnavail = 1
// bits[8:6] ImplRdProjDelayThresh = 2
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_4, 0x1CC), // Address
      0x00000090,                           // regData
      0x000001D0,                           // regMask
    }}
  },
// F5x88 - Northbridge Configuration 4
// bit[5] Reserved, BIOS must set
  {
    ProfileFixup,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      0x04,                                 // Features
      MAKE_SBDFO (0, 0, 24, FUNC_5, 0x88),  // Address
      0x00000020,                           // regData
      0x00000020,                           // regMask
    }}
  },
// F5x88 - Northbridge Configuration 4
// bit[14] Reserved, BIOS must set
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_Bx                       // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_5, 0x88),  // Address
      0x00004000,                           // regData
      0x00004000,                           // regMask
    }}
  },
// F5xE0 - Processor TDP Running Average
// bits[3:0] RunAvgRange = 0xE
  {
    PciRegister,
    {
      AMD_FAMILY_15,                      // CpuFamily
      AMD_F15_OR_ALL                      // CpuRevision
    },
    {AMD_PF_ALL},                           // platformFeatures
    {{
      MAKE_SBDFO (0, 0, 24, FUNC_5, 0xE0), // Address
      0x0000000E,                           // regData
      0x0000000F,                           // regMask
    }}
  }
};

CONST REGISTER_TABLE ROMDATA F15OrPciRegisterTable = {
  PrimaryCores,
  (sizeof (F15OrPciRegisters) / sizeof (TABLE_ENTRY_FIELDS)),
  F15OrPciRegisters,
};