summaryrefslogtreecommitdiff
path: root/src/southbridge/intel/i82801ca/i82801ca.c
blob: f416e363d4528b4b61cacd7854d421f85c89ed90 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
#include <console/console.h>
#include <device/device.h>
#include <device/pci.h>
#include <device/pci_ids.h>
#include <assert.h>
#include "i82801ca.h"

void i82801ca_enable(device_t dev)
{
	unsigned int index = 0;
	uint8_t bHasDisableBit = 0;
	uint16_t cur_disable_mask, new_disable_mask;

//	all 82801ca devices are in bus 0
	unsigned int devfn = PCI_DEVFN(0x1f, 0); // lpc
	device_t lpc_dev = dev_find_slot(0, devfn); // 0
	if (!lpc_dev)
		return;

	// Calculate disable bit position for specified device:function
	// NOTE: For ICH-3, only the following devices can be disabled:
	//		 D31:F1, D31:F3, D31:F5, D31:F6, 
	//		 D29:F0, D29:F1, D29:F2

    if (PCI_SLOT(dev->path.u.pci.devfn) == 31) {
    	index = PCI_FUNC(dev->path.u.pci.devfn);

		if ((index == 1) || (index == 3) || (index == 5) || (index == 6))
			bHasDisableBit = 1;

    } else if (PCI_SLOT(dev->path.u.pci.devfn) == 29) {
    	index = 8 + PCI_FUNC(dev->path.u.pci.devfn);

		if (PCI_FUNC(dev->path.u.pci.devfn) < 3)
			bHasDisableBit = 1;
    }

	if (bHasDisableBit) {
		cur_disable_mask = pci_read_config16(lpc_dev, FUNC_DIS);
		new_disable_mask = cur_disable_mask & ~(1<<index); 		// enable it
		if (!dev->enabled) {
			new_disable_mask |= (1<<index);  // disable it
		}
		if (new_disable_mask != cur_disable_mask) {
			pci_write_config16(lpc_dev, FUNC_DIS, new_disable_mask);
		}
	}
}

struct chip_operations southbridge_intel_i82801ca_ops = {
	CHIP_NAME("Intel 82801CA Southbridge")
	.enable_dev = i82801ca_enable,
};